Transmission gate-based spin-transfer torque memory unit

Information

  • Patent Grant
  • 8199563
  • Patent Number
    8,199,563
  • Date Filed
    Tuesday, May 31, 2011
    13 years ago
  • Date Issued
    Tuesday, June 12, 2012
    12 years ago
Abstract
A transmission gate-based spin-transfer torque memory unit is described. The memory unit includes a magnetic tunnel junction data cell electrically coupled to a bit line and a source line. A NMOS transistor is in parallel electrical connection with a PMOS transistor and they are electrically connected with the source line and the magnetic tunnel junction data cell. The magnetic tunnel junction data cell is configured to switch between a high resistance state and a low resistance state by passing a polarized write current through the magnetic tunnel junction data cell. The PMOS transistor and the NMOS transistor are separately addressable so that a first write current in a first direction flows through the PMOS transistor and a second write current in a second direction flows through the NMOS transistor.
Description
BACKGROUND

Fast growth of the pervasive computing and handheld/communication industry generates exploding demand for high capacity nonvolatile solid-state data storage devices. It is believed that nonvolatile memories, especially flash memory, will replace DRAM to occupy the biggest share of memory market by 2009. However, flash memory has several drawbacks such as slow access speed (˜ms write and ˜50-100 ns read), limited endurance (˜103-104 programming cycles), and the integration difficulty in system-on-chip (SoC). Flash memory (NAND or NOR) also faces significant scaling problems at 32 nm node and beyond.


Magnetro-resistive Random Access Memory (MRAM) is another promising candidate for future nonvolatile and universal memory. MRAM features non-volatility, fast writing/reading speed (<10 ns), almost unlimited programming endurance (>1015cycles) and zero standby power. The basic component of MRAM is a magnetic tunneling junction (MTJ). Data storage is realized by switching the resistance of MTJ between a high-resistance state and a low-resistance state. MRAM switches the MTJ resistance by using a current induced magnetic field to switch the magnetization of MTJ. As the MTJ size shrinks, the switching magnetic field amplitude increases and the switching variation becomes severer. Hence, the incurred high power consumption limits the scaling of conventional MRAM.


Recently, a new write mechanism, which is based upon spin polarization current induced magnetization switching, was introduced to the MRAM design. This new MRAM design, called Spin-Transfer Torque RAM (STRAM), uses a (bidirectional) current through the MTJ to realize the resistance switching. Therefore, the switching mechanism of STRAM is constrained locally and STRAM is believed to have a better scaling property than the conventional MRAM.


However, a number of yield-limiting factors must be overcome before STRAM enters the production stage. One challenge is that as the technology scales below 0.13 micrometer, the driving ability (in opposing directions) across the STRAM become more asymmetric requiring the NMOS transistor of the STRAM to increase in area which limits the ability to scale down the technology.


BRIEF SUMMARY

The present disclosure relates to spin-transfer torque random access memory. In particular, present disclosure relates to STRAM that includes a transmission gate that provides symmetric driving ability (e.g., switching between low and high data resistance states) across the STRAM. The symmetric driving ability can be achieved even at a low voltage level and for scaled technology below 0.13 micrometers.


One illustrative transmission gate-based memory unit includes a magnetic tunnel junction data cell electrically coupled to a bit line and a source line. A NMOS transistor is in parallel electrical connection with a PMOS transistor and they are electrically connected with the source line and the magnetic tunnel junction data cell. The magnetic tunnel junction data cell is configured to switch between a high resistance state and a low resistance state by passing a polarized write current through the magnetic tunnel junction data cell. The PMOS transistor and the NMOS transistor are separately addressable so that a first write current in a first direction flows through the PMOS transistor and a second write current in a second direction flows through the NMOS transistor.


An illustrative spin-transfer torque memory unit includes a bit line, a source line, a magnetic tunnel junction data cell electrically coupled to the bit line and the source line and a transmission gate electrically between the source line and the magnetic tunnel junction data cell. The transmission gate includes a NMOS transistor in parallel electrical connection with a PMOS transistor. The PMOS transistor and the NMOS transistor are separately addressable so that a first write current in a first direction flows through the PMOS transistor and not the NMOS transistor and a second write current in a second direction flows through the NMOS transistor and not the PMOS transistor.


Another illustrative spin-transfer torque memory apparatus includes a bit line, a source line, a magnetic tunnel junction data cell and a transmission gate electrically between the source line and the magnetic tunnel junction data cell. The transmission gate includes a NMOS transistor in parallel electrical connection with a PMOS transistor. The NMOS transistor includes a NMOS gate electrode and the PMOS transistor includes a PMOS gate electrode. A first word line is electrically coupled to the NMOS gate electrode and a second word line is electrically coupled to the PMOS gate electrode. The second word line is electrically isolated from the first word line. The spin-transfer torque memory unit is configured so that a first write current in a first direction flows through the PMOS transistor and not the NMOS transistor and a second write current in a second direction flows through the NMOS transistor and not the PMOS transistor.





BRIEF DESCRIPTION OF THE DRAWINGS

The disclosure may be more completely understood in consideration of the following detailed description of various embodiments of the disclosure in connection with the accompanying drawings, in which:



FIG. 1 is a cross-sectional schematic diagram of an illustrative spin-transfer torque MTJ memory unit in the low resistance state;



FIG. 2 is a cross-sectional schematic diagram of another spin-transfer torque MTJ memory unit in the high resistance state;



FIG. 3 is a graph of a static R-V (resistance-voltage) curve of a spin-transfer torque MTJ memory unit; and



FIG. 4 is a schematic circuit diagram of a spin-transfer torque MTJ memory unit.





The figures are not necessarily to scale. Like numbers used in the figures refer to like components. However, it will be understood that the use of a number to refer to a component in a given figure is not intended to limit the component in another figure labeled with the same number.


DETAILED DESCRIPTION

In the following description, reference is made to the accompanying set of drawings that form a part hereof and in which are shown by way of illustration several specific embodiments. It is to be understood that other embodiments are contemplated and may be made without departing from the scope or spirit of the present disclosure. The following detailed description, therefore, is not to be taken in a limiting sense. The definitions provided herein are to facilitate understanding of certain terms used frequently herein and are not meant to limit the scope of the present disclosure.


Unless otherwise indicated, all numbers expressing feature sizes, amounts, and physical properties used in the specification and claims are to be understood as being modified in all instances by the term “about.” Accordingly, unless indicated to the contrary, the numerical parameters set forth in the foregoing specification and attached claims are approximations that can vary depending upon the desired properties sought to be obtained by those skilled in the art utilizing the teachings disclosed herein.


The recitation of numerical ranges by endpoints includes all numbers subsumed within that range (e.g. 1 to 5 includes 1, 1.5, 2, 2.75, 3, 3.80, 4, and 5) and any range within that range.


As used in this specification and the appended claims, the singular forms “a”, “an”, and “the” encompass embodiments having plural referents, unless the content clearly dictates otherwise. As used in this specification and the appended claims, the term “or” is generally employed in its sense including “and/or” unless the content clearly dictates otherwise.


The present disclosure relates to spin-transfer torque random access memory (STRAM). In particular, present disclosure relates to STRAM that includes a transmission gate that provides symmetric driving ability (e.g., switching between low and high data resistance states) across the STRAM. The symmetric driving ability can be achieved even at a low voltage level and for scaled technology below 0.13 micrometers. Symmetric driving ability is achieved by providing a transmission gate between the spin-transfer torque magnetic tunnel junction (MTJ) memory unit and a bit line or source line. The transmission gate includes an NMOS transistor in parallel electrical connection with a PMOS transistor. The NMOS transistor and PMOS transistor are separately addressable such that only the NMOS transistor is activated to allow current flow in a first direction and only the PMOS transistor is activated to allow current flow in a second direction. While the present disclosure is not so limited, an appreciation of various aspects of the disclosure will be gained through a discussion of the examples provided below.



FIG. 1 is a cross-sectional schematic diagram of an illustrative spin-transfer torque MTJ memory unit 10 (e.g. STRAM) in the low resistance state and FIG. 2 is a cross-sectional schematic diagram of another spin-transfer torque MTJ memory unit 10 (e.g. STRAM) in the high resistance state. A magnetic tunnel junction (MTJ) memory unit 10 includes a ferromagnetic free layer 12 and a ferromagnetic reference (i.e., pinned) layer 14. The ferromagnetic free layer 12 and a ferromagnetic reference layer 14 are separated by an oxide barrier layer 13 or tunnel barrier. A first electrode 15 is in electrical contact with the ferromagnetic free layer 12 and a second electrode 16 is in electrical contact with the ferromagnetic reference layer 14. The ferromagnetic layers 12, 14 may be made of any useful ferromagnetic (FM) alloys such as, for example, Fe, Co, Ni and the insulating barrier layer 13 may be made of an electrically insulating material such as, for example an oxide material (e.g., Al2O3 or MgO). Other suitable materials may also be used.


The electrodes 15, 16 electrically connect the ferromagnetic layers 12, 14 to a control circuit providing read and write currents through the ferromagnetic layers 12, 14. The resistance across the spin-transfer torque MTJ memory unit 10 is determined by the relative orientation of the magnetization vectors or magnetization orientations of the ferromagnetic layers 12, 14. The magnetization direction of the ferromagnetic reference layer 14 is pinned in a predetermined direction while the magnetization direction of the ferromagnetic free layer 12 is free to rotate under the influence of a spin torque. Pinning of the ferromagnetic reference layer 14 may be achieved through, e.g., the use of exchange bias with an antiferromagnetically ordered material such as PtMn, IrMn and others.



FIG. 1 illustrates the spin-transfer torque MTJ memory unit 10 in the low resistance state where the magnetization orientation of the ferromagnetic free layer 12 is parallel and in the same direction of the magnetization orientation of the ferromagnetic reference layer 14. This is termed the low resistance state or “0” data state. FIG. 2 illustrates the spin-transfer torque MTJ memory unit 10 in the high resistance state where the magnetization orientation of the ferromagnetic free layer 12 is anti-parallel and in the opposite direction of the magnetization orientation of the ferromagnetic reference layer 14. This is termed the high resistance state or “1” data state.


Switching the resistance state and hence the data state of the MTJ memory unit 10 via spin-transfer occurs when a current, passing through a magnetic layer of the MTJ memory unit 10, becomes spin polarized and imparts a spin torque on the free layer 12 of the MTJ 10. When a sufficient spin torque is applied to the free layer 12, the magnetization orientation of the free layer 12 can be switched between two opposite directions and accordingly the MTJ 10 can be switched between the parallel state (i.e., low resistance state or “0” data state) and anti-parallel state (i.e., high resistance state or “1” data state) depending on the direction of the current.


The illustrative spin-transfer torque MTJ memory unit 10 may be used to construct a memory device that includes multiple MTJ memory units where a data bit is stored in spin-transfer torque MTJ memory unit by changing the relative magnetization state of the free magnetic layer 12 with respect to the pinned magnetic layer 14. The stored data bit can be read out by measuring the resistance of the cell which changes with the magnetization direction of the free layer relative to the pinned magnetic layer. In order for the spin-transfer torque MTJ memory unit 10 to have the characteristics of a non-volatile random access memory, the free layer exhibits thermal stability against random fluctuations so that the orientation of the free layer is changed only when it is controlled to make such a change. This thermal stability can be achieved via the magnetic anisotropy using different methods, e.g., varying the bit size, shape, and crystalline anisotropy. Additional anisotropy can be obtained through magnetic coupling to other magnetic layers either through exchange or magnetic fields. Generally, the anisotropy causes a soft and hard axis to form in thin magnetic layers. The hard and soft axes are defined by the magnitude of the external energy, usually in the form of a magnetic field, needed to fully rotate (saturate) the direction of the magnetization in that direction, with the hard axis requiring a higher saturation magnetic field.



FIG. 3 is a graph of a static R-V sweep curve of a spin-transfer torque MTJ memory unit. When applying a positive voltage on the second electrode 16 in FIG. 1 or 2, the MTJ 10 enters the positive applied voltage region in FIG. 3 and switches from the high resistance state (FIG. 2) to the low resistance state (FIG. 1). When applying a positive voltage on the first electrode 15 in FIG. 1 or 2, the MTJ 10 enters the negative applied voltage region in FIG. 3. The resistance of the MTJ switches from the low resistance state (FIG. 1) to the high resistance state (FIG. 2).


Let RH and RL denote the high and low MTJ resistance, respectively. We define the Tunneling Magneto Resistance Ratio (TMR) as TMR=(RH−RL)/RL. Here RH, RL and TMR are determined by also the sensing current or voltage, as shown in FIG. 3. Generally, a large TMR makes it easier to distinguish the two resistance states of the MTJ.



FIG. 4 is a schematic diagram of a spin-transfer torque memory unit. The magnetic tunnel junction data cell MTJ is electrically connected in series to a transmission gate 20. The opposing side of the magnetic tunnel junction data cell MTJ is electrically connected to a bit line BL. The transmission gate 20 is electrically between a source line SL and magnetic tunnel junction data cell MTJ. The MTJ is usually modeled as a variable resistor in circuit schematic, as shown in FIG. 4. The magnetic tunnel junction data cell MTJ is configured to switch between a high resistance state by passing a polarized write current through the magnetic tunnel junction data cell MTJ in a first direction and a low resistance state by passing a polarized write current through the magnetic tunnel junction data cell MTJ in a second direction. The second direction opposes the first direction.


The transmission gate 20 includes a NMOS (N-type metal-oxide-semiconductor) transistor 22 in parallel electrical connection with a PMOS (P-type metal-oxide-semiconductor) transistor 24. A gate electrode of the NMOS transistor 22 is electrically coupled to a first word line WL. A gate electrode of the PMOS transistor 24 is electrically coupled to a second word line WL′. In many embodiments, the first word line WL is electrically isolated from the second word line WL′ so that the first word line WL is separately addressable from the second word line WL′. In many embodiments, the NMOS transistor 22 and the PMOS transistor 24 share a common source and a common drain. The NMOS transistor 22 includes an N-channel in a P-well or P-substrate. The PMOS transistor 24 includes a P-channel in an N-well or N-substrate.


The PMOS transistor 24 and the NMOS transistor 22 are separately addressable so that a first write current in a first direction (e.g., from node A to node B for example) flows through the NMOS transistor 22 and not the PMOS transistor 24 to write a first resistance data state (e.g., a low data resistance state or “0”, for example) by activating the gate electrode of the NMOS transistor 22. A second write current in a second direction (e.g., from node B to node A for example) flows through the PMOS transistor 24 and not the NMOS transistor 22 to write a second resistance data state (e.g., a high data resistance state or “0”, for example) by activating the gate electrode of the PMOS transistor 24.


One illustrative advantage of this spin-transfer torque memory unit is that when driving current from node B to node A the voltage potential difference between the oxide gate and the source of the PMOS transistor is kept at the supply voltage. Therefore, one transistor: NMOS for driving current from node A to node B; and PMOS for driving current from node B to node A, will provide full driving ability for either driving direction. Thus, the transmission gate has a symmetric driving ability for the first write current and the second write current.


In many embodiments, the driving ability of the PMOS transistor is weaker than the one of a NMOS transistor with the same size. Therefore, a PMOS transistor larger than the NMOS transistor is utilized for driving current from node B to node A. Besides providing symmetric driving ability, this disclosure can easily provide any asymmetric driving ability if necessary for example, asymmetric writing currents of MTJ, by tuning the sizes of PMOS and NMOS transistors separately.


In many embodiments, the symmetric driving ability for the first and second write currents is achieved with a voltage of ±1.5V or less is applied across the spin-transfer torque memory unit. In many embodiments, the NMOS gate electrode has a gate length value of 0.13 micrometer or less, or in a range from 0.032 micrometer to 0.10 micrometer. In many embodiments, the PMOS gate electrode has a gate length value of 0.13 micrometer or less, or in a range from 0.032 micrometer to 0.10 micrometer.


In some embodiments, the PMOS transistor is body biased. Body biasing the body (the well, for example) of a transistor refers to measuring a parameter of the transistor, and responsive to the parameter, forward biasing the body of the transistor. The parameter being measured can be, among others, a voltage threshold of the transistor, or a delay characteristic of the transistor. A body biasing signal can be applied to the body of the PMOS transistor. In some embodiments, when writing data through the PMOS transistor, the voltage level of the PMOS body is pulled up to increase the driving strength of the PMOS transistor.


Thus, embodiments of the TRANSMISSION GATE-BASED SPIN-TRANSFER TORQUE MEMORY UNIT are disclosed. The implementations described above and other implementations are within the scope of the following claims. One skilled in the art will appreciate that the present disclosure can be practiced with embodiments other than those disclosed. The disclosed embodiments are presented for purposes of illustration and not limitation, and the present invention is limited only by the claims that follow.

Claims
  • 1. A memory unit comprising: a magnetic tunnel junction data cell configured to switch between a high resistance state and a low resistance state by passing a polarized write current through the magnetic tunnel junction data cell; anda NMOS transistor in parallel electrical connection with a PMOS transistor, the NMOS transistor and the PMOS transistor electrically connected with the magnetic tunnel junction data cell, a first write current in a first direction flows through the PMOS transistor and a second write current in a second direction flows through the NMOS transistor.
  • 2. A memory unit according to claim 1, wherein the NMOS transistor comprises a NMOS gate electrode electrically coupled to a first word line, and the PMOS transistor comprises a PMOS gate electrode electrically coupled to a second word line and the first word line is separately addressable from the second word line.
  • 3. A memory unit according to claim 1, wherein the spin-transfer torque memory unit has a symmetric driving ability for the first write current and the second write current.
  • 4. A memory unit according to claim 1, wherein the spin-transfer torque memory unit has a symmetric driving ability for the first write current and the second write current when a voltage of 1.5V or less is applied across the spin-transfer torque memory unit.
  • 5. A memory unit according to claim 1, wherein the PMOS transistor is body biased.
  • 6. A memory unit according to claim 1, wherein the NMOS transistor comprises a NMOS gate electrode having a gate length value of 0.13 micrometer or less.
  • 7. A memory unit according to claim 1, wherein the NMOS transistor comprises a NMOS gate electrode having a gate length value in a range from 0.032 micrometer to 0.10 micrometer and the spin-transfer torque memory unit has a symmetric driving ability for the first write current of 1.5V or less and the second write current of −1.5V or less.
  • 8. A spin-transfer torque memory unit comprising: a magnetic tunnel junction data cell configured to switch between a high resistance state and a low resistance state by passing a polarized write current through the magnetic tunnel junction data cell; anda transmission gate electrically coupled to the magnetic tunnel junction data cell, the transmission gate comprising: a NMOS transistor in parallel electrical connection with a PMOS transistor, a first write current in a first direction flows through the PMOS transistor and not the NMOS transistor and a second write current in a second direction flows through the NMOS transistor and not the PMOS transistor.
  • 9. A spin-transfer torque memory unit according to claim 8, wherein the NMOS transistor comprises a NMOS gate electrode electrically coupled to a first word line, and the PMOS transistor comprises a PMOS gate electrode electrically coupled to a second word line and the first word line is separately addressable from the second word line.
  • 10. A spin-transfer torque memory unit according to claim 8, wherein the spin-transfer torque memory unit has a symmetric driving ability for the first write current and the second write current.
  • 11. A spin-transfer torque memory unit according to claim 8, wherein the spin-transfer torque memory unit has a symmetric driving ability for the first write current and the second write current when a voltage of 1.5V or less is applied across the spin-transfer torque memory unit.
  • 12. A spin-transfer torque memory unit according to claim 8, wherein the PMOS transistor is body biased.
  • 13. A spin-transfer torque memory unit according to claim 8, wherein the NMOS transistor comprises a NMOS gate electrode having a gate length value of 0.13 micrometer or less.
  • 14. A spin-transfer torque memory unit according to claim 13, wherein spin-transfer torque memory unit has a symmetric driving ability for the first write current of 1.5V or less and the second write current of −1.5V or less.
  • 15. A spin-transfer torque memory unit comprising: a magnetic tunnel junction data cell comprising a ferromagnetic free layer and a ferromagnetic reference layer separated by a oxide barrier layer, the magnetic tunnel junction data cell is configured to switch between a high resistance state and a low resistance state by passing a polarized write current through the magnetic tunnel junction data cell; anda transmission gate electrically between the source line and the magnetic tunnel junction data cell, the transmission gate comprising: a NMOS transistor in parallel electrical connection with a PMOS transistor, the NMOS transistor comprising a NMOS gate electrode and the PMOS transistor comprising a PMOS gate electrode;a first word line is electrically coupled to the NMOS gate electrode; anda second word line is electrically coupled to the PMOS gate electrode, the second word line being electrically isolated from the first word line;
  • 16. A spin-transfer torque memory unit according to claim 15, wherein the spin-transfer torque memory unit has a symmetric driving ability for the first write current and the second write current.
  • 17. A spin-transfer torque memory unit according to claim 15, wherein the spin-transfer torque memory unit has a symmetric driving ability for the first write current and the second write current when a voltage of 1.5V or less is applied across the spin-transfer torque memory unit.
  • 18. A spin-transfer torque memory unit according to claim 15, wherein the PMOS transistor is body biased.
  • 19. A spin-transfer torque memory unit according to claim 15, wherein the NMOS transistor comprises a NMOS gate electrode having a gate length value of 0.13 micrometer or less.
  • 20. A spin-transfer torque memory unit according to claim 19, wherein spin-transfer torque memory unit has a symmetric driving ability for the first write current of 1.5V or less and the second write current of −1.5V or less.
RELATED APPLICATION

This application is a continuation of U.S. patent application Ser. No. 12/170,549, filed on Jul. 10, 2008. The entire disclosure of application Ser. No. 12/170,549 is incorporated herein by reference.

US Referenced Citations (179)
Number Name Date Kind
3982233 Crookshanks Sep 1976 A
3982235 Bennett Sep 1976 A
4056642 Saxena Nov 1977 A
4110488 Risko Aug 1978 A
4160988 Russell Jul 1979 A
4232057 Ray Nov 1980 A
4247915 Bartlett Jan 1981 A
4323589 Ray Apr 1982 A
4576829 Kaganowicz Mar 1986 A
4901132 Kuwano Feb 1990 A
5083190 Pfiester Jan 1992 A
5135878 Bartur Aug 1992 A
5278636 Williams Jan 1994 A
5330935 Dobuzinsky Jul 1994 A
5365083 Tada Nov 1994 A
5412246 Dobuzinsky May 1995 A
5443863 Neely Aug 1995 A
5580804 Joh Dec 1996 A
5614430 Liang Mar 1997 A
5739564 Kosa Apr 1998 A
5872052 Iyer Feb 1999 A
5913149 Thakur Jun 1999 A
5923948 Cathey, Jr. Jul 1999 A
5926412 Evans Jul 1999 A
5929477 McAllister Jul 1999 A
6011281 Nunokawa Jan 2000 A
6013548 Burns Jan 2000 A
6034389 Burns Mar 2000 A
6077745 Burns Jun 2000 A
6100166 Sakaguchi Aug 2000 A
6114211 Fulford Sep 2000 A
6121642 Newns Sep 2000 A
6121654 Likharev Sep 2000 A
6165834 Agarwal Dec 2000 A
6300205 Fulford Oct 2001 B1
6341085 Yamagami Jan 2002 B1
6346477 Kaloyeros Feb 2002 B1
6376332 Yanagita Apr 2002 B1
6448840 Kao Sep 2002 B2
6534382 Sakaguchi Mar 2003 B1
6617642 Georgescu Sep 2003 B1
6624463 Kim Sep 2003 B2
6653704 Gurney Nov 2003 B1
6667900 Lowrey Dec 2003 B2
6750540 Kim Jun 2004 B2
6753561 Rinerson Jun 2004 B1
6757842 Harari Jun 2004 B2
6781176 Ramesh Aug 2004 B2
6789689 Beale Sep 2004 B1
6800897 Baliga Oct 2004 B2
6842368 Hayakawa Jan 2005 B2
6917539 Rinerson Jul 2005 B2
6927468 Yoda et al. Aug 2005 B2
6940742 Yamamura Sep 2005 B2
6944052 Subramanian Sep 2005 B2
6979863 Ryu Dec 2005 B2
7009877 Huai Mar 2006 B1
7045840 Tamai May 2006 B2
7051941 Yui May 2006 B2
7052941 Lee May 2006 B2
7098494 Pakala Aug 2006 B2
7130209 Reggiori Oct 2006 B2
7161861 Gogl Jan 2007 B2
7180140 Brisbin Feb 2007 B1
7187577 Wang Mar 2007 B1
7190616 Forbes Mar 2007 B2
7200036 Bessho Apr 2007 B2
7215568 Liaw May 2007 B2
7218550 Schwabe May 2007 B2
7224601 Panchula May 2007 B2
7233537 Tanizaki Jun 2007 B2
7236394 Chen Jun 2007 B2
7247570 Thomas Jul 2007 B2
7272034 Chen Sep 2007 B1
7272035 Chen Sep 2007 B1
7273638 Belyansky Sep 2007 B2
7274067 Forbes Sep 2007 B2
7282755 Pakala Oct 2007 B2
7285812 Tang Oct 2007 B2
7286395 Chen Oct 2007 B2
7289356 Diao Oct 2007 B2
7345912 Luo Mar 2008 B2
7362618 Harari Apr 2008 B2
7378702 Lee May 2008 B2
7379327 Chen May 2008 B2
7381595 Joshi Jun 2008 B2
7382024 Ito Jun 2008 B2
7397713 Harari Jul 2008 B2
7413480 Thomas Aug 2008 B2
7414908 Miyatake Aug 2008 B2
7416929 Mazzola Aug 2008 B2
7432574 Nakamura Oct 2008 B2
7440317 Bhattacharyya Oct 2008 B2
7465983 Eldridge Dec 2008 B2
7470142 Lee Dec 2008 B2
7470598 Lee Dec 2008 B2
7502249 Ding Mar 2009 B1
7515457 Chen Apr 2009 B2
7542356 Lee Jun 2009 B2
7646629 Hamberg Jan 2010 B2
7697322 Leuschner Apr 2010 B2
7738279 Siesazeck Jun 2010 B2
7738881 Krumm Jun 2010 B2
20020081822 Yanageta Jun 2002 A1
20020135955 Ono et al. Sep 2002 A1
20020136047 Scheuerlein Sep 2002 A1
20030045064 Kunikiyo Mar 2003 A1
20030168684 Pan Sep 2003 A1
20030184918 Lin et al. Oct 2003 A1
20030235016 Gill Dec 2003 A1
20040021189 Yoda et al. Feb 2004 A1
20040084725 Nishiwaki May 2004 A1
20040114413 Parkinson Jun 2004 A1
20040114438 Morimoto Jun 2004 A1
20040249428 Wang et al. Dec 2004 A1
20040257878 Morikawa Dec 2004 A1
20040262635 Lee Dec 2004 A1
20050018476 Kamijima et al. Jan 2005 A1
20050044703 Liu Mar 2005 A1
20050092526 Fielder May 2005 A1
20050122768 Fukumoto Jun 2005 A1
20050145947 Russ Jul 2005 A1
20050174821 Zheng et al. Aug 2005 A1
20050201022 Horng et al. Sep 2005 A1
20050218521 Lee Oct 2005 A1
20050237787 Huai et al. Oct 2005 A1
20050253143 Takaura Nov 2005 A1
20050280042 Lee Dec 2005 A1
20050280061 Lee Dec 2005 A1
20050280154 Lee Dec 2005 A1
20050280155 Lee Dec 2005 A1
20050280156 Lee Dec 2005 A1
20050282356 Lee Dec 2005 A1
20060073652 Pellizzer Apr 2006 A1
20060077707 Deak Apr 2006 A1
20060131554 Joung Jun 2006 A1
20060275962 Lee Dec 2006 A1
20070007536 Hidaka Jan 2007 A1
20070077694 Lee Apr 2007 A1
20070096229 Yoshikawa et al. May 2007 A1
20070105241 Leuschner May 2007 A1
20070113884 Kensey May 2007 A1
20070115749 Gilbert May 2007 A1
20070253245 Ranjan Nov 2007 A1
20070279968 Luo Dec 2007 A1
20070281439 Bedell Dec 2007 A1
20070297223 Chen Dec 2007 A1
20080007993 Saitoh Jan 2008 A1
20080029782 Carpenter Feb 2008 A1
20080032463 Lee Feb 2008 A1
20080037314 Ueda Feb 2008 A1
20080038902 Lee Feb 2008 A1
20080048327 Lee Feb 2008 A1
20080094873 Lai Apr 2008 A1
20080108212 Moss May 2008 A1
20080144355 Boeve Jun 2008 A1
20080170432 Asao Jul 2008 A1
20080191312 Oh Aug 2008 A1
20080203443 Wilson Aug 2008 A1
20080219044 Yoon et al. Sep 2008 A1
20080261380 Lee Oct 2008 A1
20080265360 Lee Oct 2008 A1
20080273380 Diao Nov 2008 A1
20080310213 Chen Dec 2008 A1
20080310219 Chen Dec 2008 A1
20090014719 Shimizu Jan 2009 A1
20090040855 Luo Feb 2009 A1
20090052225 Morimoto Feb 2009 A1
20090072246 Genrikh Mar 2009 A1
20090072279 Moselund Mar 2009 A1
20090161408 Tanigami Jun 2009 A1
20090162979 Yang Jun 2009 A1
20090185410 Huai Jul 2009 A1
20090296449 Slesazeck Dec 2009 A1
20100007344 Guo Jan 2010 A1
20100067281 Xi Mar 2010 A1
20100110756 Khoury May 2010 A1
20100142256 Kumar Jun 2010 A1
20100149856 Tang Jun 2010 A1
Foreign Referenced Citations (8)
Number Date Country
102008026432 Dec 2009 DE
1329895 Jul 2003 EP
WO 0062346 Oct 2000 WO
WO 0215277 Feb 2002 WO
WO 2005124787 Dec 2005 WO
WO 2006100657 Sep 2006 WO
WO 2007100626 Sep 2007 WO
WO 2007128738 Nov 2007 WO
Related Publications (1)
Number Date Country
20110228598 A1 Sep 2011 US
Continuations (1)
Number Date Country
Parent 12170549 Jul 2008 US
Child 13149136 US