Transmission lines for CMOS integrated circuits

Information

  • Patent Grant
  • 7554829
  • Patent Number
    7,554,829
  • Date Filed
    Thursday, January 26, 2006
    18 years ago
  • Date Issued
    Tuesday, June 30, 2009
    15 years ago
Abstract
Improved methods and structures are provided for impedance-controlled low-loss lines in CMOS integrated circuits. The present invention offers a reduction in signal delay. Moreover, the present invention further provides a reduction in skew and crosstalk. Embodiments of the present invention also provide the fabrication of improved transmission lines for silicon-based integrated circuits using conventional CMOS fabrication techniques. One method of the present invention provides transmission lines in an integrated circuit. Another method includes forming transmission lines in a memory device. The present invention includes a transmission line circuit, a differential line circuit, a twisted pair circuit as well as systems incorporating these different circuits all formed according to the methods provided in this application.
Description
FIELD OF THE INVENTION

The present invention relates to integrated circuit devices, and more particularly, to a method and structure for providing novel transmission lines for CMOS integrated circuits.


BACKGROUND OF THE INVENTION

As clocking systems and switching speeds on integrated circuits progress into the GigaHertz (GHz) range and beyond, chip interconnects become more and more critical. Signal delays on transmission lines terminated in their characteristic impedance are of the order of 70 picoseconds per centimeter (ps/cm) when oxide insulators are used. Long signal connections and clock distribution lines operating in the GHz range require the use of low impedance terminated transmission lines for good signal quality and controlled timing skews. These controlled and low impedance lines may not only be terminated at the receiving end by matching impedance but low output impedance drivers may also be used to provide a matching impedance at the sending end of the line.



FIGS. 1A-1C show the classical types of high frequency transmission lines used in microwave, hybrid and printed board circuits for signal interconnections and clock distribution. In FIG. 1A, a coaxial line for use in connecting electronic circuits is illustrated. In particular, FIG. 1A includes a transmission line 102 that is enclosed by an insulator material 104 which in turn is enclosed by a conductive material 106. Additionally, because power supply ringing and substrate bounce are becoming so problematic, metal power supply and ground planes have been incorporated into these types of circuits. FIG. 1B illustrates the incorporation of these power supply and ground planes. Specifically, FIG. 1B includes an insulator material 108. Power supply or ground planes 112A and 112B are deposited on the insulator material 108. Additionally, a transmission line 110 is deposited on the insulator material 108 in between the power supply or ground planes 112A and 112B. The incorporation of these planes reduces power supply transients and bounce associated with inductive and resistive voltage drops in the power supply bus. Similarly, a conductive ground plane, as shown in FIG. 1C, can be used to reduce ground bounce and transient voltages. In particular, FIG. 1C includes a ground plane 114A and an insulator material 116 deposited on the ground plane 114A. FIG. 1C also includes a transmission line 118 located within the insulator material 116. Additionally, a ground plane 114B is deposited on the insulator material 116. These techniques have resolved problems associated with high frequency transmission lines for microwave, hybrid and printed board circuits. Still, there is a need to provide a solution for these types of problems for CMOS-scaled integrated circuits. Due to the continued reduction in scaling and increases in frequency for transmission lines in integrated circuits such solutions remain a difficult hurdle. For these and other reasons there is a need for the present invention.


SUMMARY OF THE INVENTION

The above mentioned problems with transmission lines in CMOS integrated circuits and other problems are addressed by the present invention and will be understood by reading and studying the following specification. Structures and methods are described which accord improved benefits.


Improved methods and structures are provided for impedance-controlled low-loss transmission lines in CMOS integrated circuits. The present invention offers a reduction in signal delay. Moreover, the present invention further provides a reduction in skew and crosstalk. Embodiments of the present invention also provide the fabrication of improved transmission lines for silicon-based integrated circuits using conventional CMOS fabrication techniques.


Embodiments of a method for forming transmission lines in an integrated circuit include forming a first layer of electrically conductive material on a substrate. A first layer of insulating material is then formed on the first layer of electrically conductive material. The method also includes forming a pair of electrically conductive lines on the first layer of insulating material. Moreover, a transmission line is also formed on the first layer of insulating material. In particular, the transmission line is formed between and parallel with the pair of electrically conductive lines. The method also includes forming a second layer of insulating material on both the transmission line and the pair of electrically conductive lines. A second layer of electrically conductive material is then formed on the second layer of insulating material.


One method of the present invention provides transmission lines in an integrated circuit. Another method includes forming transmission lines in a memory device. The present invention includes a transmission line circuit, a differential line circuit, a twisted pair circuit as well as systems incorporating these different circuits all formed according to the methods provided in this application.


These and other embodiments, aspects, advantages, and features of the present invention will be set forth in part in the description which follows, and in part will become apparent to those skilled in the art by reference to the following description of the invention and referenced drawings or by practice of the invention. The aspects, advantages, and features of the invention are realized and attained by means of the instrumentalities, procedures, and combinations particularly pointed out in the appended claims.





BRIEF DESCRIPTION OF THE DRAWINGS


FIGS. 1A-1C show types of high frequency transmission lines used in microwave, hybrid and printed board circuits for signal interconnections and clock distribution.



FIGS. 2A-2F illustrate an embodiment of a process of fabrication of transmission lines in an integrated circuit according to the teachings of the present invention.



FIGS. 3A-3F illustrate an alternate embodiment of a process of fabrication of transmission lines in an integrated circuit according to the teachings of the present invention.



FIGS. 4A-4I illustrate an another embodiment of a process of fabrication of transmission lines in an integrated circuit according to the teachings of the present invention.



FIG. 5 is a cross-sectional view of an embodiment of a transmission line circuit according to the teachings of the present invention.



FIG. 6 is a cross-sectional view of an embodiment of a differential line circuit according to the teachings of the present invention.



FIGS. 7A-7C are cross-sectional views of another embodiment of a twisted pair differential line circuit according to the teachings of the present invention.



FIG. 8A is a top view of an embodiment of a differential line circuit in a twisted pair configuration according to the teachings of the present invention.



FIG. 8B is a side view of an embodiment of a differential line circuit in a twisted pair configuration according to the teachings of the present invention.



FIG. 9 is a block diagram which illustrates an embodiment of a system using line signaling according to teachings of the present invention.



FIG. 10 is a block diagram which illustrates an embodiment of another system according to teaching of the present invention.





DETAILED DESCRIPTION

In the following detailed description of the invention, reference is made to the accompanying drawings which form a part hereof, and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. In the drawings, like numerals describe substantially similar components throughout the several views. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention.


The terms wafer and substrate used in the following description include any structure having an exposed surface with which to form the integrated circuit (IC) structure of the invention. The term substrate is understood to include semiconductor wafers. The term substrate is also used to refer to semiconductor structures during processing, and may include other layers that have been fabricated thereupon. Both wafer and substrate include doped and undoped semiconductors, epitaxial semiconductor layers supported by a base semiconductor or insulator, as well as other semiconductor structures well known to one skilled in the art. The term conductor is understood to include semiconductors, and the term insulator is defined to include any material that is less electrically conductive than the materials referred to as conductors. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.


In particular, an illustrative embodiment of the present invention includes a method for forming transmission lines in an integrated circuit. The method includes forming a first layer of electrically conductive material on a substrate. A first layer of insulating material is then formed on the first layer of electrically conductive material. The method also includes forming a pair of electrically conductive lines on the first layer of insulating material. Moreover, a transmission line is also formed on the first layer of insulating material. In particular, the transmission line is formed between and parallel with the pair of electrically conductive lines. The method also includes forming a second layer of insulating material on both the transmission line and the pair of electrically conductive lines. A second layer of electrically conductive material is then formed on the second layer of insulating material.


Another embodiment of the present invention includes a method for forming integrated circuit lines. This method includes forming a first layer of electrically conductive material on a substrate. A first layer of insulating material is then formed on the first layer of electrically conductive material. The method also includes forming a pair of electrically conductive lines on the first layer of insulating material. Additionally, a pair of integrated circuit lines are formed on the first layer of insulating material. In particular, the pair of integrated circuit lines are formed between and parallel with the pair of electrically conductive lines. The method also includes forming a second layer of insulating material on the pair of integrated circuit lines and the pair of electrically conductive lines. A second layer of electrically conductive material is then formed on the second layer of insulating material.


An alternate method embodiment of the present invention includes forming transmission lines in a memory device. The method includes forming a first layer of electrically conductive material on a substrate. A first layer of insulating material is then formed on the first layer of electrically conductive material. A first pair of electrically conductive lines are then formed on the first layer of insulating material. Moreover, a first transmission line is formed on the first layer of insulating material. In particular, the first transmission line is formed in between and parallel with the first pair of electrically conductive lines. A second layer of insulating material is then formed on the first pair of electrically conductive lines as well as the first transmission line. The method also includes forming a second pair of electrically conductive lines on the second layer of insulating material. Additionally, a second transmission line is formed on the second layer of insulating material. In particular, the second transmission line is formed between and parallel with the second pair of electrically conductive lines and off center with the first transmission line. A third layer of insulating material is then formed on the second pair of electrically conductive lines and the second transmission line. A second layer of electrically conductive material is then formed on the second layer of insulating material.


An apparatus embodiment for the present invention includes a transmission line circuit. The transmission line circuit includes a bottom layer of electrically conductive material formed on a substrate. A layer of insulating material is formed on the bottom layer of the electrically conductive material. Additionally, the transmission line circuit includes a pair of electrically conductive lines formed in the layer of insulating material. A transmission line is also formed on the layer of insulating material. In particular, the transmission line is formed between and parallel with the pair of electrically conductive lines. The transmission line circuit also includes a top layer of electrically conductive material formed on the layer of insulating material.


Another apparatus embodiment of the present invention includes a differential line circuit in a Dynamic Random Access Memory Array (DRAM). The differential line circuit includes a bottom layer of electrically conductive material formed on a substrate. A layer of insulating material is formed on the bottom layer of electrically conductive material. The differential line circuit also includes a pair of electrically conductive lines formed in the layer of insulating material. Additionally, a pair of differential signal lines are formed in the layer of insulating material. In particular, the pair of differential signal lines are formed between and parallel with the pair of electrically conductive lines. The differential line circuit also includes a top layer of electrically conductive material on the layer of insulating material.


Another apparatus embodiment of the present invention includes a twisted differential pair line circuit in a memory device. The twisted differential pair line circuit includes a bottom layer of electrically conductive material formed on a substrate. A layer of insulating material is formed on the bottom layer of electrically conductive material. The twisted differential pair line circuit also includes a first pair of electrically conductive lines formed in the layer of insulating material. A first transmission line is also formed on the layer of insulating material, such that the first transmission line is between and parallel with the first pair of electrically conductive lines. Moreover, the twisted differential pair line circuit includes a second pair of electrically conductive lines formed in the layer of insulating material. A second transmission line is also formed in the layer of insulating material. In particular the second transmission line is formed between and parallel with the second pair of electrically conductive lines and off center with the first transmission line. Additionally, the first transmission line and the second transmission line are twisted around each other. The twisted differential pair line circuit also includes a top layer of electrically conductive material formed on the layer of insulating material.


Another apparatus embodiment of the present invention includes an electronic system. The electronic system includes a processor as well as an integrated circuit coupled to the processor. The integrated circuit includes a bottom layer of electrically conductive material formed on a substrate. A layer of insulating material is formed on the bottom layer of electrically conductive material. The integrated circuit also includes a pair of electrically conductive lines formed in the layer of insulating material. Moreover, a transmission line is formed in the layer of insulating material. In particular, the transmission line is formed between and parallel with the pair of electrically conductive lines. The integrated circuit also includes a top layer of electrically conductive material formed on the layer of insulating material.


Another apparatus embodiment of the present invention includes an electronic system. The electronic system includes a processor as well as a memory chip coupled to the processor through a system bus. The memory chip includes a bottom layer of electrically conductive material formed on a substrate. A layer of insulating material is formed on the bottom layer of electrically conductive material. The memory chip also includes a pair of electrically conductive lines formed in the layer of insulating material. Additionally, a pair of integrated circuit lines is formed in the layer of insulating material. The pair of integrated circuit lines is formed between and parallel with the pair of electrically conductive lines. The memory chip also includes a top layer of electrically conductive material formed on the layer of insulating material.


Another apparatus embodiment of the present invention includes an electronic system. The electronic system includes a processor as well as a Dynamic Random Access Memory (DRAM) coupled to the processor through a system bus. The DRAM includes a bottom layer of electrically conductive material formed on a substrate. A layer of insulating material is formed on the bottom layer of electrically conductive material. The DRAM also includes a first pair of electrically conductive lines formed in the layer of insulating material. Additionally, a first transmission line is formed in the layer of insulating material. The first transmission line is formed between and parallel with the first pair of electrically conductive lines. The DRAM also includes a second pair of electrically conductive lines formed in the layer of insulating material. Moreover, a second transmission line is formed in the layer of insulating material. In particular, the second transmission line is formed between and parallel with the second pair of electrically conductive lines and off center with the first transmission line. Additionally, the first transmission line and the second transmission line are twisted around each other. The DRAM also includes a top layer of electrically conductive material formed on the layer of insulating material.


Another apparatus embodiment of the present invention includes an embedded conductor in an integrated circuit. The apparatus also includes a number of conductive surfaces in the integrated circuit partially encapsulating the embedded conductor.



FIGS. 2A-2F illustrate an embodiment of a process of fabrication of transmission lines in an integrated circuit according to the teachings of the present invention. The sequence of the process can be followed as a method for forming integrated circuit lines and as a method for forming transmission lines in a memory device.



FIG. 2A shows the structure after the first sequence of processing. A first layer of electrically conductive material 220 is formed on a substrate 210. The first layer of electrically conductive material 220 is formed on the substrate 210 by depositing a conducting film of high conductivity using a technique such as evaporation, sputtering or electroplating. In one embodiment, the first layer of electrically conductive material 220 is a ground plane. In an alternative embodiment, the first layer of electrically conductive material 220 is a power plane. In a further embodiment, the first layer of electrically conductive material 220 has a thickness (tCM1) of approximately 3 to 5 micrometers (μm). In further embodiments, the first layer of electrically conductive material 220 is coupled to a power supply or a ground potential, allowing this layer to function as a direct current (DC) bus. In one embodiment, the first layer of electrically conductive material 220 includes copper. In another embodiment, the first layer of electrically conductive material 220 includes aluminum. In still another embodiment, the first layer of electrically conductive material 220 includes any other suitably conductive material. In one embodiment, the substrate 210 is a bulk semiconductor (e.g., material from the Si, SiGe and GaAs family). In an alternative embodiment, the substrate 210 is an insulator material. In another embodiment, the substrate 210 is a SOI (Silicon-On-Insulator) material.



FIG. 2B illustrates the structure following the next sequence of processing. A first layer of insulating material 230 is formed on the first layer of electrically conductive material 220. In one embodiment, the first layer of insulating material 230 is formed by chemical vapor deposition (CVD). In one embodiment, the first layer of insulating material 230 is an oxide layer (e.g., SiO2). In an alternative embodiment, the first layer of insulating material 230 is an insulator with a lower dielectric constant than SiO2. For example, a polyimide, with a dielectric constant, ∈=3, may be deposited by spin coating followed by curing, if required by electrical design. In one embodiment of FIG. 2B, the first layer of insulating material 230 has a thickness (tIM1) of approximately 5 μm.



FIG. 2C illustrates the structure following the next sequence of processing. A pair of electrically conductive lines 240A and 240B are formed on the first layer of insulating material 230. In one embodiment, the pair of electrically conductive lines 240A and 240B have a width (wCL) of approximately 6 to 10 μm. In another embodiment, the pair of electrically conductive lines 240A and 240B have a thickness (tCL) of approximately 3 μm. In one embodiment, the pair of electrically conductive lines 240A and 240B are formed using optical lithography followed by an additive metallization, such as lift-off evaporation or electroplating, both of which are low-temperature processing.



FIG. 2D illustrates the structure following the next sequence of processing. A transmission line 250 is formed on the first layer of insulating material 230. In particular, the transmission line 250 is formed between and in parallel with the pair of electrically conductive lines 240A and 240B. In one embodiment, the transmission line 250 has a width (wTL) of approximately 6 to 10 μm. In one embodiment, the transmission line 250 is formed with a thickness (tTL) of approximately 3 μm. In one embodiment, the transmission line 250 is formed according to embodiments described in application Ser. No. 09/247,680, entitled “Current Mode Signal Interconnects and CMOS Amplifier,” filed on Feb. 9, 1999. Similar to the processing of FIG. 2C, the transmission line 250 can be formed using optical lithography followed by an additive metallization, such as lift-off evaporation or electroplating, both of which are low-temperature processing.



FIG. 2E illustrates the structure following the next sequence of processing. A second layer of insulating material 260 is formed on the pair of electrically conductive lines 240A and 240B and the transmission line 250. In one embodiment, the second layer of insulating material 260 is formed by chemical vapor deposition (CVD). In one embodiment, the second layer of insulating material 260 is an oxide layer (e.g., SiO2). In an alternative embodiment, the second layer of insulating material 260 is an insulator with a lower dielectric constant than SiO2. For example, a polyimide, with a dielectric constant, ∈=3, may be deposited by spin coating followed by curing, if required by electrical design. In one embodiment of FIG. 2E, the second layer of insulating material 260 has a thickness (tIM2) which is at least 50% greater than a thickness (tCL) of the pair of electrically conductive lines 240A and 240B and the transmission line 250. Advantageously, this level of thickness insures step coverage at the conductor corners.



FIG. 2F illustrates the structure following the next sequence of processing. A second layer of electrically conductive material 270 is formed on the second layer of insulating material 260. The second layer of electrically conductive material 270 is formed on the second layer of insulating material 260 by depositing a conducting film of high conductivity using a technique such as evaporation, sputtering or electroplating. In one embodiment, the second layer of electrically conductive material 270 is a ground plane. In an alternative embodiment, the second layer of electrically conductive material 270 is a power plane. In a further embodiment, the second layer of electrically conductive material 270 has a thickness (tCM2) of approximately 3 to 5 micrometers (μm). In further embodiments, the second layer of electrically conductive material 270 is coupled to a power supply or a ground potential, allowing this layer to function as a direct current (DC) bus. In one embodiment, the second layer of electrically conductive material 270 includes copper. In another embodiment, the second layer of electrically conductive material 270 includes aluminum. In still another embodiment, the second layer of electrically conductive material 270 includes any other suitably conductive material.



FIGS. 3A-3F illustrate an embodiment of a process of fabrication of transmission lines in an integrated circuit according to the teachings of the present invention. The sequence of the process can be followed as a method for forming integrated circuit lines and as a method for forming transmission lines in a memory device.



FIG. 3A shows the structure after the first sequence of processing. A first layer of electrically conductive material 320 is formed on a substrate 310. The first layer of electrically conductive material 320 is formed on the substrate 310 by depositing a conducting film of high conductivity using a technique such as evaporation, sputtering or electroplating. In one embodiment, the first layer of electrically conductive material 320 is a ground plane. In an alternative embodiment, the first layer of electrically conductive material 320 is a power plane. In a further embodiment, the first layer of electrically conductive material 320 has a thickness (tCM1) of approximately 3 to 5 micrometers (μm). In further embodiments, the first layer of electrically conductive material 320 is coupled to a power supply or a ground potential, allowing this layer to function as a direct current (DC) bus. In one embodiment, the first layer of electrically conductive material 320 includes copper. In another embodiment, the first layer of electrically conductive material 320 includes aluminum. In still another embodiment, the first layer of electrically conductive material 320 includes any other suitably conductive material. In one embodiment, the substrate 310 is a bulk semiconductor (e.g., material from the Si, SiGe and GaAs family). In an alternative embodiment, the substrate 310 is an insulator material. In another embodiment, the substrate 310 is a SOI (Silicon-On-Insulator) material.



FIG. 3B illustrates the structure following the next sequence of processing. A first layer of insulating material 330 is formed on the first layer of electrically conductive material 320. In one embodiment, the first layer of insulating material 330 is formed by chemical vapor deposition (CVD). In one embodiment, the first layer of insulating material 330 is an oxide layer (e.g., SiO2). In an alternative embodiment, the first layer of insulating material 330 is an insulator with a lower dielectric constant than SiO2. For example, a polyimide, with a dielectric constant, ∈=3, may be deposited by spin coating followed by curing, if required by electrical design. In one embodiment of FIG. 3B, the first layer of insulating material 330 has a thickness (tIM1) of approximately 5 μm.



FIG. 3C illustrates the structure following the next sequence of processing. A pair of electrically conductive lines 340A and 340B are formed on the first layer of insulating material 330. In one embodiment, the pair of electrically conductive lines 340A and 340B have a width (wCL) of approximately 6 to 10 μm. In another embodiment, the pair of electrically conductive lines 340A and 340B have a thickness (tCL) of approximately 3 μm. In one embodiment, the pair of electrically conductive lines 340A and 340B are formed using optical lithography followed by an additive metallization, such as lift-off evaporation or electroplating, both of which are low-temperature processing.



FIG. 3D illustrates the structure following the next sequence of processing. A pair of transmission lines 350A and 350B are formed on the first layer of insulating material 330. In particular, the pair of transmission lines 350A and 350B are formed between and parallel with the pair of electrically conductive lines 340A and 340B. In one embodiment, the pair of transmission lines 350A and 350B have a width (WTL) of approximately 6 to 10 μm. In one embodiment, the pair of transmission lines 350A and 350B are formed with a thickness (tTL) of approximately 3 μm. In one embodiment, the pair of transmission lines 350A and 350B are formed according to embodiments described in application Ser. No. 09/247,680, entitled “Current Mode Signal Interconnects and CMOS Amplifier,” filed on Feb. 9, 1999. Similar to the processing of FIG. 3C, the pair of transmission lines 350A and 350B can be formed using optical lithography followed by an additive metallization, such as lift-off evaporation or electroplating, both of which are low-temperature processing.



FIG. 3E illustrates the structure following the next sequence of processing. A second layer of insulating material 360 is formed on the pair of electrically conductive lines 340A and 340B and the pair of transmission lines 350A and 350B. In one embodiment, the second layer of insulating material 360 is formed by chemical vapor deposition (CVD). In one embodiment, the second layer of insulating material 360 is an oxide layer (e.g., SiO2). In an alternative embodiment, the second layer of insulating material 360 is an insulator with a lower dielectric constant than SiO2. For example, a polyimide, with a dielectric constant, ∈=3, may be deposited by spin coating followed by curing, if required by electrical design. In one embodiment of FIG. 3E, the second layer of insulating material 360 has a thickness (tIM2) which is at least 50% greater than a thickness (tCL) of the pair of electrically conductive lines 340A and 340B and the pair of transmission lines 350A and 350B. Advantageously, this level of thickness insures step coverage at the conductor corners.



FIG. 3F illustrates the structure following the next sequence of processing. A second layer of electrically conductive material 370 is formed on the second layer of insulating material 360. The second layer of electrically conductive material 370 is formed on the second layer of insulating material 360 by depositing a conducting film of high conductivity using a technique such as evaporation, sputtering or electroplating. In one embodiment, the second layer of electrically conductive material 370 is a ground plane. In an alternative embodiment, the second layer of electrically conductive material 370 is a power plane. In a further embodiment, the second layer of electrically conductive material 370 has a thickness (tCM2) of approximately 3 to 5 micrometers (μm). In further embodiments, the second layer of electrically conductive material 370 is coupled to a power supply or a ground potential, allowing this layer to function as a direct current (DC) bus. In one embodiment, the second layer of electrically conductive material 370 includes copper. In another embodiment, the second layer of electrically conductive material 370 includes aluminum. In still another embodiment, the second layer of electrically conductive material 370 includes any other suitably conductive material.



FIGS. 4A-4I illustrate an embodiment of a process of fabrication of transmission lines in an integrated circuit according to the teachings of the present invention. The sequence of the process can be followed as a method for forming integrated circuit lines and as a method for forming transmission lines in a memory device.



FIG. 4A shows the structure after the first sequence of processing. A first layer of electrically conductive material 420 is formed on a substrate 410. The first layer of electrically conductive material 420 is formed on the substrate 410 by depositing a conducting film of high conductivity using a technique such as evaporation, sputtering or electroplating. In one embodiment, the first layer of electrically conductive material 420 is a ground plane. In an alternative embodiment, the first layer of electrically conductive material 420 is a power plane. In a further embodiment, the first layer of electrically conductive material 420 has a thickness (tCM1) of approximately 3 to 5 micrometers (μm). In further embodiments, the first layer of electrically conductive material 420 is coupled to a power supply or a ground potential, allowing this layer to function as a direct current (DC) bus. In one embodiment, the first layer of electrically conductive material 420 includes copper. In another embodiment, the first layer of electrically conductive material 420 includes aluminum. In still another embodiment, the first layer of electrically conductive material 420 includes any other suitably conductive material. In one embodiment, the substrate 410 is a bulk semiconductor (e.g., material from the Si, SiGe and GaAs family). In an alternative embodiment, the substrate 410 is an insulator material. In another embodiment, the substrate 410 is a SOI (Silicon-On-Insulator) material.



FIG. 4B illustrates the structure following the next sequence of processing. A first layer of insulating material 430 is formed on the first layer of electrically conductive material 420. In one embodiment, the first layer of insulating material 430 is formed by chemical vapor deposition (CVD). In one embodiment, the first layer of insulating material 430 is an oxide layer (e.g., SiO2). In an alternative embodiment, the first layer of insulating material 430 is an insulator with a lower dielectric constant than SiO2. For example, a polyimide, with a dielectric constant, ∈=3, may be deposited by spin coating followed by curing, if required by electrical design. In one embodiment of FIG. 4B, the first layer of insulating material 430 has a thickness (tIM1) of approximately 5 μm.



FIG. 4C illustrates the structure following the next sequence of processing. A first pair of electrically conductive lines 440A and 440B is formed on the first layer of insulating material 430. In one embodiment, the first pair of electrically conductive lines 440A and 440B have a width (wCL) of approximately 6 to 10 μm. In another embodiment, the first pair of electrically conductive lines 440A and 440B have a thickness (tCL) of approximately 3 μm. In one embodiment, the first pair of electrically conductive lines 440A and 440B are formed using optical lithography followed by an additive metallization, such as lift-off evaporation or electroplating, both of which are low-temperature processing.



FIG. 4D illustrates the structure following the next sequence of processing. A first transmission line 450 is formed on the first layer of insulating material 430. In particular, the first transmission line 450 is formed between and in parallel with the first pair of electrically conductive lines 440A and 440B. In one embodiment, the first transmission line 450 has a width (wTL) of approximately 6 to 10 μm. In another embodiment, the first transmission line 450 has a thickness (tTL) of approximately 3 μm. In one embodiment, the first transmission line 450 is formed according to embodiments described in application Ser. No. 09/247,680, entitled “Current Mode Signal Interconnects and CMOS Amplifier,” filed on Feb. 9, 1999. Similar to the processing of FIG. 4C, the first transmission line 450 can be formed using optical lithography followed by an additive metallization, such as lift-off evaporation or electroplating, both of which are low-temperature processing.



FIG. 4E illustrates the structure following the next sequence of processing. A second layer of insulating material 460 is formed on the first pair of electrically conductive lines 440A and 440B and the first transmission line 450. In one embodiment, the second layer of insulating material 460 is formed by chemical vapor deposition (CVD). In one embodiment, the second layer of insulating material 460 is an oxide layer (e.g., SiO2). In an alternative embodiment, the second layer of insulating material 460 is an insulator with a lower dielectric constant than SiO2. For example, a polyimide, with a dielectric constant, ∈=3, may be deposited by spin coating followed by curing, if required by electrical design. In one embodiment of FIG. 4E, the second layer of insulating material 460 has a thickness (tIM2) which is at least 50% greater than a thickness (tCL) of the pair of electrically conductive lines 440A and 440B and the transmission line 450. Advantageously, this level of thickness insures step coverage at the conductor corners.



FIG. 4F illustrates the structure following the next sequence of processing. A second pair of electrically conductive lines 470A and 470B are formed on the second layer of insulating material 460. In one embodiment, the second pair of electrically conductive lines 470A and 470B have a width (wCL) of approximately 6 to 10 μm. In another embodiment, the second pair of electrically conductive lines 470A and 470B have a thickness (tTL) of approximately 3 μm. Similar to the processing of FIG. 4C, the second pair of electrically conductive lines 470A and 470B can be formed using optical lithography followed by an additive metallization, such as lift-off evaporation or electroplating, both of which are low-temperature processing.



FIG. 4G illustrates the structure following the next sequence of processing. A second transmission line 480 is formed on the second layer of insulating material 460. In particular, the second transmission line 480 is formed between and in parallel with the pair of electrically conductive lines 470A and 470B. Additionally, the second transmission line 480 is formed off center of the first transmission line 450. In one embodiment, the second transmission line.480 has a width (wTL) of approximately 6 to 10 μm. In another embodiment, the second transmission line 480 has a thickness (tTL) of approximately 3 μm. In one embodiment, the second transmission line 480 is formed according to embodiments described in application Ser. No. 09/247,680, entitled “Current Mode Signal Interconnects and CMOS Amplifier,” filed on Feb. 9, 1999. Similar to the processing of FIG. 4C, the second transmission line 480 can be formed using optical lithography followed by an additive metallization, such as lift-off evaporation or electroplating, both of which are low-temperature processing.



FIG. 4H illustrates the structure following the next sequence of processing. A third layer of insulating material 490 is formed on the second pair of electrically conductive lines 470A and 470B and the second transmission line 480. In one embodiment, the third layer of insulating material 490 is formed by chemical vapor deposition (CVD). In one embodiment, the third layer of insulating material 490 is an oxide layer (e.g., SiO2). In an alternative embodiment, the third layer of insulating material 490 is an insulator with a lower dielectric constant than SiO2. For example, a polyimide, with a dielectric constant, ∈=3, may be deposited by spin coating followed by curing, if required by electrical design. In one embodiment of FIG. 4H, the third layer of insulating material 490 has a thickness (tIM2) which is at least 50% greater than a thickness (tCL) of the pair of electrically conductive lines 470A and 470B and the transmission line 480. Advantageously, this level of thickness insures step coverage at the conductor corners.



FIG. 4I illustrates the structure following the next sequence of processing. A second layer of electrically conductive material 495 is formed on the third layer of insulating material 490. The second layer of electrically conductive material 495 is formed on the third layer of insulating material 490 by depositing a conducting film of high conductivity using a technique such as evaporation, sputtering or electroplating. In one embodiment, the second layer of electrically conductive material 495 is a ground plane. In an alternative embodiment, the second layer of electrically conductive material 495 is a power plane. In a further embodiment, the second layer of electrically conductive material 495 has a thickness (tCM2) of approximately 3 to 5 micrometers (μm). In further embodiments, the second layer of electrically conductive material 495 is coupled to a power supply or a ground potential, allowing this layer to function as a direct current (DC) bus. In one embodiment, the second layer of electrically conductive material 495 includes copper. In another embodiment, the second layer of electrically conductive material 495 includes aluminum. In still another embodiment, the second layer of electrically conductive material 495 includes any other suitably conductive material.



FIG. 5 is a cross-sectional view of an embodiment of a transmission line circuit according to the teachings of the present invention. The transmission line circuit of FIG. 5 is constructed in a similar manner according to any one of the methods presented in this application. The transmission line circuit includes a bottom layer of electrically conductive material 520 formed on a substrate 510. In one embodiment, the bottom layer of electrically conductive material 520 is a ground plane. In an alternative embodiment, the bottom layer of electrically conductive material 520 is a power plane. In a further embodiment, the bottom layer of electrically conductive material 520 has a thickness (tCM1) of approximately 3 to 5 micrometers (μm). In further embodiments, the bottom layer of electrically conductive material 520 is coupled to a power supply or a ground potential, allowing this layer to function as a direct current (DC) bus. In one embodiment, the bottom layer of electrically conductive material 520 includes copper. In another embodiment, the bottom layer of electrically conductive material 520 includes aluminum. In still another embodiment, the bottom layer of electrically conductive material 520 includes any other suitably conductive material. In one embodiment, the substrate 510 is a bulk semiconductor (e.g., material from the Si, SiGe and GaAs family). In an alternative embodiment, the substrate 510 is an insulator material. In another embodiment, substrate 510 is a SOI (Silicon On Insulator) material.


The transmission line circuit of FIG. 5 also includes a layer of insulating material 530 formed on the bottom layer of electrically conductive material 520. In one embodiment, the layer of insulating material 530 is an oxide layer (e.g., SiO2). In an alternative embodiment, the layer of insulating material 530 is an insulator with a lower dielectric constant than SiO2. For example, a polyimide, with a dielectric constant, ∈=3, may be deposited by spin coating followed by curing, if required by electrical design. In one embodiment, the layer of insulating material 530 has a thickness (tIM1) of approximately 5 μm.


Additionally, the transmission line circuit of FIG. 5 also includes a pair of electrically conductive lines 540A and 540B that are formed in the layer of insulating material 530. In one embodiment, the pair of electrically conductive lines 540A and 540B have a width (wCL) of approximately 6 to 10 μm. In another embodiment, the pair of electrically conductive lines 540A and 540B have a thickness (tCL) of approximately 3 μm.


Transmission line circuit of FIG. 5 also includes a transmission line 550 formed in the layer of insulating material 530. In particular the transmission line 550 is formed between and parallel with the pair of electrically conductive lines 540A and 540B. In one embodiment, the transmission line 550 has a width (wTL) of approximately 6 to 10 μm. In another embodiment, the transmission line 550 has a thickness (tTL) of approximately 3 μm.


The transmission line circuit of FIG. 5 also includes a top layer of electrically conductive material 570 formed on the layer of insulating material 530. In one embodiment, the top layer of electrically conductive material 570 is a ground plane. In an alternative embodiment, the top layer of electrically conductive material 570 is a power plane. In a further embodiment, the top layer of electrically conductive material 570 has a thickness (tCM2) of approximately 3 to 5 micrometers (μm). In further embodiments, the top layer of electrically conductive material 570 is coupled to a power supply or a ground potential, allowing this layer to function as a direct current (DC) bus. In one embodiment, the top layer of electrically conductive material 570 includes copper. In another embodiment, the top layer of electrically conductive material 570 includes aluminum. In still another embodiment, the top layer of electrically conductive material 570 includes any other suitably conductive material.



FIG. 6 is a cross-sectional view of an embodiment of a differential line circuit according to the teachings of the present invention. The differential line circuit of FIG. 6 is constructed in a similar manner according to any one of the methods presented in this application. The differential line circuit includes a bottom layer of electrically conductive material 620 formed on a substrate 610. In one embodiment, the bottom layer of electrically conductive material 620 is a ground plane. In an alternative embodiment, the bottom layer of electrically conductive material 620 is a ground plane. In a further embodiment, the bottom layer of electrically conductive material 620 has a thickness (tCM1) of approximately 3 to 5 micrometers (μm). In further embodiments, the bottom layer of electrically conductive material 620 is coupled to a power supply or a ground potential, allowing this layer to function as a direct current (DC) bus. In one embodiment, the bottom layer of electrically conductive material 620 includes copper. In another embodiment, the bottom layer of electrically conductive material 620 includes aluminum. In still another embodiment, the bottom layer of electrically conductive material 620 includes any other suitably conductive material. In one embodiment, the substrate 610 is a bulk semiconductor (e.g., material from the Si, SiGe and GaAs family). In an alternative embodiment, the substrate 610 is an insulator material. In another embodiment, the substrate 610 is a SOI (Silicon-On-Insulator) material.


The differential line circuit of FIG. 6 also includes a layer of insulating material 630 formed on the bottom layer of electrically conductive material 620. In one embodiment, the layer of insulating material 630 is an oxide layer (e.g., SiO2). In an alternative embodiment, the layer of insulating material 630 is an insulator with a lower dielectric constant than SiO2. For example, a polyimide, with a dielectric constant, ∈=3, may be deposited by spin coating followed by curing, if required by electrical design. In one embodiment, the layer of insulating material 630 has a thickness (tIM1) of approximately 5 μm.


Additionally, the differential line circuit of FIG. 6 also includes a pair of electrically conductive lines 640A and 640B that are formed in the layer of insulating material 630. In one embodiment, the pair of electrically conductive lines 640A and 640B have a width (wCL) of approximately 6 to 10 μm. In another embodiment, the pair of electrically conductive lines 640A and 640B have a thickness (tCL) of approximately 3 μm.


The differential line circuit of FIG. 6 also includes a pair of transmission lines 650A and 650B formed in the layer of insulating material 630. In particular the pair of transmission lines 650A and 650B are formed between and parallel with the pair of electrically conductive lines 640A and 640B. In one embodiment, the pair of transmission lines 650A and 650B are adapted to conduct electronic signals in opposing directions. In one embodiment, the pair of transmission lines 650A and 650B have a width (wTL) of approximately 6 to 10 μm. In another embodiment, the pair of transmission lines 650A and 650B have a thickness (tTL) of approximately 3 μm.


The differential line circuit of FIG. 6 also includes a top layer of electrically conductive material 670 formed on the layer of insulating material 630. In one embodiment, the top layer of electrically conductive material 670 is a ground plane. In an alternative embodiment, the top layer of electrically conductive material 670 is a power plane. In a further embodiment, the top layer of electrically conductive material 670 has a thickness (tCM2) of approximately 3 to 5 micrometers (μm). In further embodiments, the top layer of electrically conductive material 670 is coupled to a power supply or a ground potential, allowing this layer to function as a direct current (DC) bus. In one embodiment, the top layer of electrically conductive material 670 includes copper. In another embodiment, the top layer of electrically conductive material 670 includes aluminum. In still another embodiment, the top layer of electrically conductive material 670 includes any other suitably conductive material.



FIGS. 7A-7C are cross-sectional views of another embodiment of a twisted pair differential line circuit according to the teachings of the present invention. The twisted pair differential line circuit, illustrated in FIGS. 7A-7C, is constructed in a similar manner according to any one of the methods presented in this application. The twisted pair differential line circuit includes a bottom layer of electrically conductive material 720 formed on a substrate 710. In one embodiment, the bottom layer of electrically conductive material 720 is a ground plane. In an alternative embodiment, the bottom layer of electrically conductive material 720 is a ground plane. In a further embodiment, the bottom layer of electrically conductive material 720 has a thickness (tCM1) of approximately 3 to 5 micrometers (μm). In further embodiments, the bottom layer of electrically conductive material 720 is coupled to a power supply or a ground potential, allowing this layer to function as a direct current (DC) bus. In one embodiment, the bottom layer of electrically conductive material 720 includes copper. In another embodiment, the bottom layer of electrically conductive material 720 includes aluminum. In still another embodiment, the bottom layer of electrically conductive material 720 includes any other suitably conductive material. In one embodiment, the substrate 710 is a bulk semiconductor (e.g., material from the Si, SiGe and GaAs family). In an alternative embodiment, the substrate 710 is an insulator material. In another embodiment, the substrate 710 is a SOI (Silicon-On-Insulator) material.


The twisted pair differential line circuit, illustrated FIGS. 7A-7C, also includes a layer of insulating material 730 formed on the bottom layer of electrically conductive material 720. In one embodiment, the layer of insulating material 730 is an oxide layer (e.g., SiO2). In an alternative embodiment, the layer of insulating material 730 is an insulator with a lower dielectric constant than SiO2. For example, a polyimide, with a dielectric constant, ∈=3, may be deposited by spin coating followed by curing, if required by electrical design. In one embodiment, the layer of insulating material 730 has a thickness (tIM1) of approximately 5 μm.


Additionally, the twisted pair differential line circuit, illustrated in FIGS. 7A-7C, also includes a first pair of electrically conductive lines 740A and 740B that are formed in the layer of insulating material 730. In one embodiment, the first pair of electrically conductive lines 740A and 740B have a width (wCL) of approximately 6 to 10 μm. In another embodiment, the first pair of electrically conductive lines 740A and 740B have a thickness (tCL) of approximately 3 μm.


The twisted pair differential line circuit, illustrated in FIGS. 7A-7C, also includes a first transmission line 750 formed in the layer of insulating material 730. In particular the first transmission line 750 is formed between and parallel with the first pair of electrically conductive lines 740A and 740B. In one embodiment, the first transmission line 750 has a width (wTL) of approximately 6 to 10 μm. In another embodiment, the first transmission line 750 has a thickness (tTL) of approximately 3 μm.


Additionally, the twisted pair differential line circuit, illustrated in FIGS. 7A-7C, also includes a second pair of electrically conductive lines 770A and 770B that are formed in the layer of insulating material 730. In one embodiment, the second pair of electrically conductive lines 770A and 770B have a width (wCL) of approximately 6 to 10 μm. In another embodiment, the second pair of electrically conductive lines 770A and 770B have a thickness (tCL) of approximately 3 μm.


The twisted pair differential line circuit, illustrated in FIGS. 7A-7C, also includes a second transmission line 780 formed in the layer of insulating material 730. In particular the second transmission line 780 is formed between and parallel with the second pair of electrically conductive lines 770A and 770B. In one embodiment, the second transmission line 780 has a width (wTL) of approximately 6 to 10 μm. In another embodiment, the second transmission line 780 has a thickness (tTL) of approximately 3 μm. In one embodiment, the first transmission line 750 and the second transmission line 780 are a pair of transmission lines adapted for conducting electronic signals in opposing directions.


Moreover, the first transmission line 750 and the second transmission line 780 wind or twist around one another within the confines of the two pairs of electrically conductive lines (i.e., the first pair of electrically conductive lines 740A and 740B and the second pair of electrically conductive lines 770A and 770B), as illustrated in the three different figures of FIG. 7 as well as in FIGS. 8A-8B. From different view points, FIGS. 8A-8B illustrate the way that the first transmission line 750 and the second transmission line 780 are twisted around one another. In particular, FIG. 8A illustrates a top view of the first transmission line 750 and the second transmission line 780. FIG. 8B illustrates a side view of the first transmission line 750 and the second transmission line 780.



FIGS. 7A-7C illustrate three different cross-sectional views of the twisted pair differential line circuit at different points at which the first transmission line 750 and the second transmission line 780 are twisted around each other. In particular, FIG. 7A illustrates the first transmission line 750 is located in the bottom right corner of the layer of insulating material 730 while the second transmission line 780 is located in the top left corner of the layer of insulating material 730. FIG. 7B illustrates the first transmission line 750 and the second transmission line 780 at a different point at which the two are twisted around one another. In particular, FIG. 7B illustrates the first transmission line 750 is located in the top right corner of the layer of insulating material 730 while the second transmission line 780 is located in the bottom left corner of the layer of insulating material 730. FIG. 7C illustrates the first transmission line 750 and the second transmission line 780 at a different point at which the two are twisted around one another. In particular, FIG. 7C illustrates the first transmission line 750 is located in the top left corner of the layer of insulating material 730 while the second transmission line 780 is located in the bottom right corner of the layer of insulating material 730.


The twisted pair differential line circuit, illustrated in FIGS. 7A-7C, also includes a top layer of electrically conductive material 795 formed on the layer of insulating material 730. In one embodiment, the top layer of electrically conductive material 795 is a ground plane. In an alternative embodiment, the top layer of electrically conductive material 795 is a power plane. In a further embodiment, the top layer of electrically conductive material 795 has a thickness (tCM2) of approximately 3 to 5 micrometers (μm). In further embodiments, the top layer of electrically conductive material 795 is coupled to a power supply or a ground potential, allowing this layer to function as a direct current (DC) bus. In one embodiment, the top layer of electrically conductive material 795 includes copper. In another embodiment, the top layer of electrically conductive material 795 includes aluminum. In still another embodiment, the top layer of electrically conductive material 795 includes any other suitably conductive material.



FIG. 9 is a block diagram which illustrates an embodiment of a system 900 using line signaling according to teachings of the present invention. The system 900 includes a low output impedance driver 910 having a driver impedance, as is well known in the art. The low output impedance driver 910 is coupled to a transmission line circuit 920. Embodiments of the transmission line circuit 920 are described and presented above with reference to FIGS. 5-8. Moreover, the system 900 includes a termination circuit 930 having a termination impedance that is matched to the impedance of the transmission line circuit 920.



FIG. 10 is a block diagram which illustrates an embodiment of a system 1000 according to teaching of the present invention. The system 1000 includes an integrated circuit 1010. The integrated circuit 1010 includes the transmission line circuit described and presented above with reference to FIGS. 5-8. Additionally, the system 1000 includes a processor 1020 that is operatively coupled to the integrated circuit 1010. The processor 1020 is coupled to the integrated circuit 1010 through a system bus. In one embodiment, the processor 1020 and the integrated circuit 1010 are on the same semiconductor chip.


CONCLUSION

Thus, improved methods and structures are provided for impedance-controlled low-loss lines in CMOS integrated circuits. The present invention offers a reduction in signal delay. Moreover, the present invention further provides a reduction in skew and crosstalk. Embodiments of the present invention also provide the fabrication of improved transmission lines for silicon-based integrated circuits using conventional CMOS fabrication techniques.


Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement which is calculated to achieve the same purpose may be substituted for the specific embodiment shown. This application is intended to cover any adaptations or variations of the present invention. It is to be understood that the above description is intended to be illustrative, and not restrictive. Combinations of the above embodiments, and other embodiments will be apparent to those of skill in the art upon reviewing the above description. The scope of the invention includes any other applications in which the above structures and fabrication methods are used. The scope of the invention should be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.

Claims
  • 1. A transmission circuit, comprising: a bottom layer of electrically conductive material formed on a substrate;a layer of insulating material formed on the bottom layer;a pair of electrically conductive lines each having a width of approximately 6 to 10 μm in the first layer of insulating material;a transmission line having a width of approximately 6 to 10 μm in the first layer of insulating material and between and parallel with the pair of electrically conductive lines; anda top layer on the insulating material.
  • 2. The circuit of claim 1, wherein the top layer includes electrically conductive material.
  • 3. The circuit of claim 2, wherein the bottom layer includes an oxide layer.
  • 4. The circuit of claim 3, wherein the top layer includes an oxide layer.
  • 5. The circuit of claim 4, wherein the bottom layer includes a thickness of approximately 5 μm.
  • 6. The circuit of claim 1, wherein the layer of insulating material includes a sub-layer of insulating material with a thickness which is at least approximately 50% greater than a thickness of the transmission line and the pair of electrically conductive lines.
  • 7. An integrated circuit transmission line, comprising: a first layer of electrically conductive material on a substrate;a first layer of insulating material on the first layer of the electrically conductive material;a pair of electrically conductive lines each having a width of approximately 6 to 10 μm on the first layer of insulating material;a transmission line having a width of approximately 6 to 10 μm on the first layer of insulating material and between and parallel with the pair of electrically conductive lines;a second layer of insulating material on the transmission line and the pair of electrically conductive lines; anda second layer of electrically conductive material on the second layer of insulating material.
  • 8. The integrated circuit transmission line of claim 7, wherein the first layer includes a first oxide layer, and wherein the second layer includes a second oxide layer.
  • 9. The integrated circuit transmission line of claim 7, wherein the first layer includes a thickness of approximately 5 μm.
  • 10. The integrated circuit transmission line of claim 9, wherein the second layervincludes a thickness which is at least approximately 50% greater than a thickness of the transmission line and the pair of electrically conductive lines.
  • 11. The integrated circuit transmission line of claim 10, wherein the second layer of electrically conductive material is connected to a power supply.
  • 12. The integrated circuit transmission line of claim 7, wherein forming the first layer of insulating material includes a chemical vapor deposition (CVD) layer wuth a thickness of approximately 5 μm.
  • 13. The integrated circuit transmission line of claim 7, wherein the first layer of electrically conductive material on the substrate is in contact with on a SOI (Silicon On Insulator) material.
  • 14. An integrated circuit transmission line, comprising: a first power plane on a substrate;a first layer of insulating material on the first ground plane;a pair of electrically conductive lines each having a width of approximately 6 to 10 μm on the first layer of insulating material;a pair of integrated circuit lines each having a width of approximately 6 to 10 μm on the first layer of insulating material and between and parallel with the pair of electrically conductive lines;a second layer of insulating material on the pair of integrated circuit lines and the pair of electrically conductive lines; anda second power plane on the second layer of insulating material.
  • 15. The integrated circuit transmission line of claim 14, wherein the first power plane and the second power plane each include a thickness of approximately 3 to 5 micrometers (μm).
  • 16. The integrated circuit transmission line of claim 14, wherein the first power plane and the second power plane each include copper.
  • 17. The integrated circuit transmission line of claim 16, wherein the pair of electrically conductive lines includes a thickness of approximately 3 μm.
  • 18. The integrated circuit transmission line of claim 17, wherein the pair of integrated circuit lines includes a thickness of approximately 3 μm.
  • 19. The integrated circuit transmission line of claim 18, wherein at least one of the first power plane and the second power plane is a ground plane.
  • 20. The integrated circuit transmission line of claim 14, wherein the pair of electrically conductive lines includes a thickness of approximately 3 μm.
  • 21. The integrated circuit transmission line of claim 14, wherein the pair of integrated circuit lines includes a thickness of approximately 3 μm.
  • 22. The integrated circuit transmission line of claim 14, wherein at least one of the first power plane and the second power plane is a ground plane.
  • 23. The integrated circuit transmission line of claim 14, wherein at least one of the first and second power planes includes aluminum.
  • 24. The integrated circuit transmission line of claim 14, wherein the first layer of insulating material includes a spin coating polyimide material having a dielectric constant of 3.
  • 25. The integrated circuit transmission line of claim 15, wherein the second layer of insulating material includes a thickness which is at least approximately 50% greater than a thickness of the pair of transmission lines and the pair of electrically conductive lines.
  • 26. A memory device, comprising: a memory array;a number of sense amplifiers; anda number of transmission lines coupling the number of sense amplifiers to the memory array, and wherein the number of transmission lines includes: a first layer of electrically conductive material on a substrate;a first layer of insulating material on the first layer of the electrically conductive material;a pair of electrically conductive lines on the first layer of insulating material;a transmission line on the first layer of insulating material and between and parallel with the pair of electrically conductive lines;a second layer of insulating material on the transmission line and the pair of electrically conductive lines; anda second layer of electrically conductive material on the second layer of insulating material.
  • 27. The memory device of claim 26, wherein the pair of electrically conductive lines each with a width of approximately 6 to 10 μm.
  • 28. The memory device of claim 26, wherein the pair of integrated circuit lines each with a width of approximately 6 to 10 μm.
  • 29. The memory device of claim 26, wherein the second layer of electrically conductive material include a thickness of approximately 3 to 5 micrometers (μm).
  • 30. The memory device of claim 26, wherein the second layer of electrically conductive material includes copper.
  • 31. The memory device of claim 26, wherein the pair of electrically conductive lines includes a thickness of approximately 3 μm.
  • 32. The memory device of claim 31, wherein the pair of integrated circuit lines includes a thickness of approximately 3 μm.
  • 33. The memory device of claim 26, wherein the second layer of electrically conductive material is a ground plane.
  • 34. The memory device of claim 26, wherein the second layer of electrically conductive material includes aluminum.
  • 35. The memory device of claim 26, wherein the first layer of insulating material includes a spin coating polyimide material having a dielectric constant of 3.
  • 36. The memory device of claim 26, wherein the second layer of insulating material includes a thickness which is at least approximately 50% greater than a thickness of the pair of transmission lines and the pair of electrically conductive lines.
Parent Case Info

This application is a Continuation of U.S. application Ser. No. 10/164,475 filed Jun. 6, 2002 now U.S. Pat. No. 7,101,778 which is a Divisional of U.S. application Ser. No. 09/364,199, filed Jul. 30, 1999, now U.S. Pat. No. 6,373,740, which are incorporated herein by reference.

US Referenced Citations (220)
Number Name Date Kind
3478230 Otter et al. Nov 1969 A
3676718 Anderson et al. Jul 1972 A
3743550 Masumoto et al. Jul 1973 A
3816673 Miya Jun 1974 A
3923567 Lawrence Dec 1975 A
3959047 Alberts et al. May 1976 A
3982268 Anthony et al. Sep 1976 A
4081701 White, Jr. et al. Mar 1978 A
4308421 Bogese, II Dec 1981 A
4339305 Jones Jul 1982 A
4372032 Collins et al. Feb 1983 A
4394712 Anthony Jul 1983 A
4595428 Anthony et al. Jun 1986 A
4601021 Paul et al. Jul 1986 A
4631636 Andrews Dec 1986 A
4640871 Hayashi et al. Feb 1987 A
4653025 Minato et al. Mar 1987 A
4710798 Marcantonio Dec 1987 A
4713841 Porter et al. Dec 1987 A
4739446 Landis Apr 1988 A
4749888 Sakai et al. Jun 1988 A
4870470 Bass, Jr. et al. Sep 1989 A
4933743 Thomas et al. Jun 1990 A
4962476 Kawada Oct 1990 A
4977439 Esquivel et al. Dec 1990 A
4994688 Horiguchi et al. Feb 1991 A
5019728 Sanwo et al. May 1991 A
5061987 Hsia Oct 1991 A
5073771 Satta et al. Dec 1991 A
5079618 Farnworth Jan 1992 A
5128962 Kerslake et al. Jul 1992 A
5135889 Allen Aug 1992 A
5153814 Wessely Oct 1992 A
5157361 Gruchalla et al. Oct 1992 A
5165046 Hesson Nov 1992 A
5168334 Mitchell et al. Dec 1992 A
5223808 Lee et al. Jun 1993 A
5229327 Farnworth Jul 1993 A
5258648 Lin Nov 1993 A
5258658 Morikawa Nov 1993 A
5275001 Yokotani et al. Jan 1994 A
5313361 Martin May 1994 A
5317197 Roberts May 1994 A
5343366 Cipolla et al. Aug 1994 A
5352998 Tanino Oct 1994 A
5357138 Kobayashi Oct 1994 A
5362976 Suzuki Nov 1994 A
5363550 Aitken et al. Nov 1994 A
5391917 Gilmour et al. Feb 1995 A
5392407 Heil et al. Feb 1995 A
5409547 Watanabe et al. Apr 1995 A
5415699 Harman May 1995 A
5432823 Gasbarro et al. Jul 1995 A
5438224 Papageorge et al. Aug 1995 A
5450026 Morano Sep 1995 A
5468681 Pasch Nov 1995 A
5510758 Fujita et al. Apr 1996 A
5521536 Yamashita et al. May 1996 A
5532506 Tserng Jul 1996 A
5567654 Beilstein, Jr. et al. Oct 1996 A
5574923 Heeb et al. Nov 1996 A
5587119 White Dec 1996 A
5598031 Groover et al. Jan 1997 A
5598039 Weber Jan 1997 A
5610366 Fleurial et al. Mar 1997 A
5618752 Gaul Apr 1997 A
5619159 Sasaki et al. Apr 1997 A
5622875 Lawrence Apr 1997 A
5633962 Kurata May 1997 A
5637828 Russell et al. Jun 1997 A
5646067 Gaul Jul 1997 A
5656548 Zavracky et al. Aug 1997 A
5657481 Farmwald et al. Aug 1997 A
5663596 Little Sep 1997 A
5682062 Gaul Oct 1997 A
5692558 Hamilton et al. Dec 1997 A
5699291 Tsunemine Dec 1997 A
5714791 Chi et al. Feb 1998 A
5729047 Ma Mar 1998 A
5747728 Fleurial et al. May 1998 A
5753529 Chang et al. May 1998 A
5767001 Bertagnolli et al. Jun 1998 A
5772153 Abaunza et al. Jun 1998 A
5781746 Fleck Jul 1998 A
5786628 Beilstein, Jr. et al. Jul 1998 A
5807783 Gaul et al. Sep 1998 A
5811984 Long et al. Sep 1998 A
5821624 Pasch Oct 1998 A
5834799 Rostoker et al. Nov 1998 A
5837618 Avanzino et al. Nov 1998 A
5855735 Takada et al. Jan 1999 A
5861666 Bellaar Jan 1999 A
5872393 Sakai et al. Feb 1999 A
5880601 Kanazawa et al. Mar 1999 A
5901050 Imai May 1999 A
5902118 Hubner May 1999 A
5903018 Shimawaki May 1999 A
5903045 Bertin et al. May 1999 A
5910684 Sandhu et al. Jun 1999 A
5915167 Leedy Jun 1999 A
5990550 Umezawa Nov 1999 A
5990564 Degani et al. Nov 1999 A
5991161 Samaras et al. Nov 1999 A
6016256 Crane, Jr. et al. Jan 2000 A
6022787 Ma Feb 2000 A
6075383 Terletzki Jun 2000 A
6133621 Gaibotti et al. Oct 2000 A
6137164 Yew et al. Oct 2000 A
6143616 Geusic et al. Nov 2000 A
6161215 Hollenbeck et al. Dec 2000 A
6181004 Koontz et al. Jan 2001 B1
6219237 Geusic et al. Apr 2001 B1
6223273 Kanekawa et al. Apr 2001 B1
6224690 Andricacos et al. May 2001 B1
6225935 Sterzer et al. May 2001 B1
6226599 Namiki May 2001 B1
6242796 Sim et al. Jun 2001 B1
6255852 Forbes et al. Jul 2001 B1
6281042 Ahn et al. Aug 2001 B1
6313531 Geusic et al. Nov 2001 B1
6350649 Jeong et al. Feb 2002 B1
6355561 Sandhu et al. Mar 2002 B1
6373674 Sugiura et al. Apr 2002 B1
6373740 Forbes et al. Apr 2002 B1
6388198 Bertin et al. May 2002 B1
6414476 Yagi Jul 2002 B2
6420778 Sinyansky Jul 2002 B1
6433408 Anjo et al. Aug 2002 B1
6452759 Urai Sep 2002 B2
6461436 Campbell et al. Oct 2002 B1
6541353 Sandhu et al. Apr 2003 B1
6545338 Bothra et al. Apr 2003 B1
6551893 Zheng et al. Apr 2003 B1
6555858 Jones et al. Apr 2003 B1
6569757 Weling et al. May 2003 B1
6570248 Ahn et al. May 2003 B1
6600339 Forbes et al. Jul 2003 B2
6603080 Jensen Aug 2003 B2
6603465 Hashimoto et al. Aug 2003 B1
6656835 Marsh et al. Dec 2003 B2
6673701 Marsh et al. Jan 2004 B1
6674167 Ahn et al. Jan 2004 B1
6692898 Ning Feb 2004 B2
6727105 Brug et al. Apr 2004 B1
6730163 Vaartstra May 2004 B2
6730367 Sandhu May 2004 B2
6737887 Forbes et al. May 2004 B2
6746934 Sandhu et al. Jun 2004 B2
6756237 Xiao et al. Jun 2004 B2
6764919 Yu et al. Jul 2004 B2
6764941 Yang et al. Jul 2004 B2
6784045 Price et al. Aug 2004 B1
6787463 Mardian et al. Sep 2004 B2
6787888 Forbes et al. Sep 2004 B2
6787906 Yang et al. Sep 2004 B1
6794735 Forbes et al. Sep 2004 B2
6815804 Forbes et al. Nov 2004 B2
6833317 Forbes et al. Dec 2004 B2
6844256 Forbes et al. Jan 2005 B2
6846738 Forbes et al. Jan 2005 B2
6852613 Forbes et al. Feb 2005 B2
6884706 Forbes et al. Apr 2005 B2
6900116 Forbes et al. May 2005 B2
6903003 Forbes et al. Jun 2005 B2
6903444 Forbes et al. Jun 2005 B2
6906402 Forbes et al. Jun 2005 B2
6914278 Forbes et al. Jul 2005 B2
6916668 Spielberger et al. Jul 2005 B2
6970053 Akram et al. Nov 2005 B2
7101770 Forbes Sep 2006 B2
7101778 Forbes et al. Sep 2006 B2
7154354 Akram et al. Dec 2006 B2
7235457 Forbes et al. Jun 2007 B2
7327016 Forbes et al. Feb 2008 B2
7335968 Forbes et al. Feb 2008 B2
7375414 Forbes et al. May 2008 B2
7391637 Forbes et al. Jun 2008 B2
20010000428 Abadeer et al. Apr 2001 A1
20010017577 Toko et al. Aug 2001 A1
20020084514 Maetani Jul 2002 A1
20020145901 Forbes et al. Oct 2002 A1
20030015707 Bosco et al. Jan 2003 A1
20030045082 Eldridge et al. Mar 2003 A1
20030052298 Wang et al. Mar 2003 A1
20030128494 Birecki et al. Jul 2003 A1
20030142569 Forbes et al. Jul 2003 A1
20030173652 Forbes et al. Sep 2003 A1
20030173653 Forbes et al. Sep 2003 A1
20030174529 Forbes et al. Sep 2003 A1
20030176023 Forbes et al. Sep 2003 A1
20030176025 Forbes et al. Sep 2003 A1
20030176050 Forbes et al. Sep 2003 A1
20030176052 Forbes et al. Sep 2003 A1
20030176053 Forbes et al. Sep 2003 A1
20030207032 Ahn et al. Nov 2003 A1
20030207540 Ahn et al. Nov 2003 A1
20030207593 Derderian et al. Nov 2003 A1
20030227033 Ahn et al. Dec 2003 A1
20040023461 Ahn et al. Feb 2004 A1
20040036129 Forbes et al. Feb 2004 A1
20040110348 Ahn et al. Jun 2004 A1
20040110391 Ahn et al. Jun 2004 A1
20040140513 Forbes et al. Jul 2004 A1
20040164357 Ahn et al. Aug 2004 A1
20040175882 Ahn et al. Sep 2004 A1
20040214399 Ahn et al. Oct 2004 A1
20040217410 Shuang et al. Nov 2004 A1
20040224527 Sarigiannis et al. Nov 2004 A1
20050006727 Forbes et al. Jan 2005 A1
20050007817 Forbes et al. Jan 2005 A1
20050017327 Forbes et al. Jan 2005 A1
20050023650 Forbes et al. Feb 2005 A1
20050030803 Forbes et al. Feb 2005 A1
20050062659 Packer Mar 2005 A1
20050140462 Akram et al. Jun 2005 A1
20060244108 Forbes Nov 2006 A1
20060261438 Forbes Nov 2006 A1
20060261448 Forbes et al. Nov 2006 A1
20070029645 Forbes et al. Feb 2007 A1
20070045817 Forbes et al. Mar 2007 A1
Foreign Referenced Citations (3)
Number Date Country
4-133472 May 1992 JP
05-129666 May 1993 JP
WO-9405039 Mar 1994 WO
Related Publications (1)
Number Date Country
20060131702 A1 Jun 2006 US
Divisions (1)
Number Date Country
Parent 09364199 Jul 1999 US
Child 10164475 US
Continuations (1)
Number Date Country
Parent 10164475 Jun 2002 US
Child 11340089 US