Claims
- 1. A capacitor comprising:
- a conductive substrate;
- a tubular shaped trench formed in said conductive substrate, said tubular shaped trench extending into the surface of said substrate, and, said tubular shaped trench having inside, outside and bottom surfaces said inside surface of said trench defined by a post extending from said bottom surface toward said surface of said substrate, said post including a portion of said conductive substrate remaining after forming said trench;
- a dielectric layer formed on said inside, bottom and outside surfaces of said trench; and
- a conductive layer formed in said trench, said conductive layer serving as one plate of said capacitor and said conductive substrate defining said inside, outside and bottom surfaces of said trench serving as the other plate of said capacitor.
- 2. A capacitor as in claim 1 wherein said dielectric layer is silicon dioxide.
- 3. A capacitor as in claim 1 wherein said conductor comprises polycrystalline silicon.
- 4. The capacitor of claim 1 wherein the cross-sectional shape of said trench is substantially circular.
- 5. A memory cell comprising:
- a substrate having a first conductivity type and a surface, said substrate, including a first area, said first area having a top surface being below the adjacent portion of said surface of said substrate;
- a tubular shaped trench formed in said substrate, said tubular shaped trench extending into said surface of said substrate and said trench surrounding said first area, said trench having inside, outside and bottom surfaces, said inside surfaces of said trench defined by a post extending from said bottom surface toward said top surface, said post including a portion of said conductive substrate remaining after forming said trench;
- a dielectric layer formed on said inside, outside and bottom surfaces of said trench;
- a conductive layer formed in said trench;
- a first doped region having a second conductivity type, said first doped region formed adjacent to said trench below said surface of said substrate, said first doped region being in conductive contact with said conductive layer;
- a second doped region having said second conductivity type, said second doped region formed adjacent to said trench and adjacent to said surface of said substrate, said second doped region being spaced from said first doped region defining a channel region therebetween; and
- a gate formed substantially below said surface of said substrate and above said top surface of said first area, said gate controlling the conductivity of said channel region.
- 6. A memory cell as in claim 5 wherein said dielectric layer is silicon dioxide.
- 7. A memory cell as in claim 5 wherein said conductor comprises polycrystalline silicon.
- 8. The memory cell of claim 5 wherein the cross-sectional shape of said trench is substantially circular.
Parent Case Info
This application is a continuation of application Ser. No. 287,761, filed Dec. 21, 1988, abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (1)
Number |
Date |
Country |
62-140456 |
Dec 1987 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
287761 |
Dec 1988 |
|