Claims
- 1. A non-volatile memory transistor formed in a substrate having a semiconductor surface portion of a first conductivity type;
- a source region and a drain region, each comprising a second conductivity type diffusion at the surface of said substrate having thick oxide thereover;
- a channel region comprising a portion of said substrate underlying an indentation therein between said source and drain regions;
- with said channel region comprising a source area disposed adjacent to said source region and a drain area disposed adjacent to said drain region;
- a thin gate insulator overlying said channel region;
- a sidewall dielectric layer covering the sidewalls of said indentation;
- a floating gate comprising a dielectrically insulated conductive layer overlying only said drain area of said channel and not overlying said drain area;
- with said floating gate being closer to said drain region and spaced apart from said source region by said source area;
- a control gate overlying and dielectrically insulated from said source area and said floating gate;
- with said control gate separating said floating gate from said source region;
- 2. The transistor of claim 1 wherein the portion of said source and drain regions above the surface of said indentation is thicker then the portion of said source and drain regions below the surface of said indentation.
- 3. The transistor of claim 1 wherein the length of said floating gate is less then half the width of said indentation.
- 4. The transistor of claim 1 wherein the thickness of said sidewall dielectric covering the sidewall between the floating gate and said drain region is less then 100 .ANG. thick.
- 5. The transistor of claim 1 wherein said drain region is formed prior to the formation of said floating gate and said floating gate is then formed using one edge of said drain region's sidewall dielectric to define one edge of said floating gate.
- 6. The transistor of claim 1 wherein said dielectric insulating said control gate from said floating gate is deposited silicon dioxide.
- 7. The transistor of claim 1 wherein said dielectric insulating said control gate from said floating gate is a sandwich of thin thermally grown silicon dioxide and a thicker deposited silicon dioxide.
- 8. The invention of claim 1 wherein the drain area of said channel region is inverted but source area of said channel region is not inverted when the drain region is charged to programming voltage, thereby electrically coupling said programming voltage to said floating gate via inverted said drain area of said channel region.
Parent Case Info
This application is a continuation in-part of Application Ser. No. 07/152.702. filed Feb. 5, 1988, now Pat. No. 4,845,538 issued July 4, 1989.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4763177 |
Paterson |
Aug 1988 |
|
4924437 |
Paterson |
May 1990 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
152702 |
Feb 1988 |
|