Claims
- 1. A trimbit circuit for flash memory integrated circuits, comprising:
- an input line; and
- a plurality of circuits each having a serial input terminal, a serial output terminal and a trimbit output terminal, the input line being coupled to the serial input terminal of a first of the plurality of circuits, and the serial output terminal of each circuit being coupled to the serial input terminal of a next successive circuit to allow serial loading and unloading of trimbits in the plurality of circuits.
- 2. The trimbit circuit of claim 1 wherein each circuit comprises:
- a first switch coupled to the serial input terminal;
- a first latch coupled between the first switch and the trimbit output terminal; and
- a second switch coupled to the first switch and the serial output terminal.
- 3. The trimbit circuit of claim 2 wherein each switch comprises:
- a first device of a first conductivity type having a gate, a source, and a drain;
- a second device of a second conductivity type having a gate, a source, and a drain;
- the sources and drains of the first and second devices being coupled to each other and a control signal being coupled to the gate of the first device and a complement of the control signal being coupled to the gate of the second device.
- 4. The trimbit circuit of claim 2 wherein the first latch comprises:
- a third switch; and
- a pair of inverters coupled in parallel with the third switch.
- 5. The trimbit circuit of claim 2 further comprising a row of memory trimcells, each pair of memory trimcells being coupled to the corresponding plurality of circuits.
- 6. The trimbit circuit of claim 5 wherein each circuit further comprises:
- a differential latch coupled to a corresponding pair of memory trimcells;
- a third switch coupled to the differential latch and the trimbit output terminal, the third switch being enabled to provide the trimbit output based on the corresponding pair of memory trimcells in a read mode, and disabled to disconnect the differential latch from the trimbit output terminal in all other modes.
Parent Case Info
This appln is a Divisional of Ser. No. 09/005,074 filed Jan. 9, 1998.
US Referenced Citations (11)
Non-Patent Literature Citations (1)
Entry |
"SST Data Book", Silicon Storage Technology, Inc., pp. 17.1-17.7 (May 1995). |
Divisions (1)
|
Number |
Date |
Country |
Parent |
005074 |
Jan 1998 |
|