Claims
- 1. A method of forming a DRAM cell array comprising the steps of:
(a) forming a plurality of deep trenches in an array portion of a Si-containing substrate having at least a hard mask formed thereon, said plurality of deep trenches being arranged in rows and columns and including at least collar oxide regions formed on walls thereof and a recessed deep trench conductor formed between said collar oxide regions and defining a capacitor electrode for a DRAM cell; (b) forming a buried-strap outdiffusion region within a portion of said wall such that said portion partially encircles said wall; (c) forming a nitride liner layer above a horizontal surface of said deep trench conductor and enclosing exposed sidewall and collar oxide regions; (d) depositing top trench oxide (TTO) layer above said formed nitride liner layer; (e) performing TTO sidewall etch to remove TTO oxide which has been deposited on the vertical sidewalls and collar oxide, said nitride liner acting to protect said collar oxide layer from being etched; (f) performing nitride liner etch to remove the portion of the TTO nitride liner which is exposed after TTO oxide removal; (g) forming a vertical MOSFET by growing a gate dielectric on exposed walls of said deep trenches and forming a gate conductor above said TTO oxide layer within the walls of the deep trenches lined with said gate dielectric, wherein said formed TTO layer having underlying nitride liner eliminates possibility of TTO dielectric breakdown between said gate conductor and said capacitor electrode of a DRAM cell.
- 2. The method of claim 1, wherein prior to said step (c), the step of depositing sacrificial oxide layer above a horizontal surface of said deep trench conductor and surrounding exposed sidewall and collar oxide regions.
- 3. The method of claim 1, wherein said nitride etch of step f) is selective to oxide and silicon.
- 4. The method of claim 2, wherein said nitride etch of step f) is selective to said sacrificial oxide when said sacrificial oxide layer is grown under the nitride liner.
- 5. The method of claim 1, wherein said collar oxide regions are formed by a local oxidation of silicon process.
- 6. The method of claim 5, wherein prior to forming said collar oxide regions a capacitor is formed in a bottom portion of said deep trenches.
- 7. The method of claim 6, wherein said capacitor is formed by the steps of: forming a buried plate diffusion region about said deep trenches, lining walls of said deep trenches with a node dielectric and filling said deep trenches with said deep trench conductor.
- 8. The method of claim 6, wherein said recessed deep trench conductor is formed by deposition of a deep trench conductor and etching.
- 9. The method of claim 1, wherein said buried-strap outdiffiusion region is formed by a one-sided strap process.
- 10. The method of claim 9, wherein said one-sided strap process includes forming a divot filled collar oxide region.
CROSS REFERENCE TO RELATED APPLICATION
[0001] The present application is a divisional of copending application Ser. No. 09/832,605 filed on Apr. 11, 2001, the entire contents of which is incorporated herein by its reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09832605 |
Apr 2001 |
US |
Child |
10720490 |
Nov 2003 |
US |