Claims
- 1. A semiconductor cell array structure comprising:a group of semiconductor memory cells, each said memory cell having a storage capacitor formed in a respective trench and a transfer device having a conduction path extending in a direction of a perimeter of said trench including a channel region formed in a substantially electrically isolated semiconductor region, a shallow trench isolation (STI) region having a substantially vertical sidewall, said STI region partially overlaying at least one of said trenches, each said substantially isolated semiconductor region extending along the outside of a substantial portion of the perimeter of said trench and adjoining said substantially vertical sidewall wherein a single STI region partially overlays a plurality of said trenches.
- 2. The array structure of claim 1 wherein said semiconductor memory cells are further isolated by a field oxide.
- 3. The array structure of claim 1 further comprising a passing bitline and an active bitline, wherein each pair of said group of memory cells is traversed by said active bitline and said passing bitline.
- 4. The array structure of claim 3 wherein said active bitline contacts pairs of memory cells at successive even intervals and said passing bitline contacts pairs of memory cells at successive odd intervals such that said bitlines form a folded bitline configuration.
- 5. The array structure of claim 4 wherein said passing bitline and said active bitline are oriented on a diagonal with respect to the alignment of said deep trenches.
- 6. The array structure of claim 1 further comprising a plurality of bitlines, each bitline contacting pairs of memory cells at every successive interval such that said bitlines form an open bitline configuration.
- 7. The semiconductor cell array structure of claim 1 wherein the area occupied by said cell on a substrate is less than or equal to about 4.5 F2, wherein F is defined as minimum lithographic feature size.
- 8. The semiconductor cell array structure of claim 1 wherein the area occupied by said cell on a substrate is less than or equal to about 4.0 F2, wherein F is defined as minimum lithographic feature size.
- 9. The semiconductor cell array structure of claim 8 wherein the area occupied by said trench is greater than or equal to about F2.
Parent Case Info
This application is a continuation of application Ser. No. 09/093,904, filed Jun. 8, 1998, now U.S. Pat. No. 6,037,620.
US Referenced Citations (10)
Foreign Referenced Citations (5)
Number |
Date |
Country |
01-296658 |
Nov 1989 |
JP |
05-198772 |
Aug 1993 |
JP |
08-083892 |
Mar 1996 |
JP |
08-088332 |
Apr 1996 |
JP |
09199688 |
Jul 1997 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/093904 |
Jun 1998 |
US |
Child |
09/385931 |
|
US |