Claims
- 1. A unipolar spin diode comprising:
a. a first semiconductor region having a conductivity type and a spin polarization; and b. a second semiconductor region having a conductivity type that is same to the conductivity type of the first semiconductor and a spin polarization that is different from the spin polarization of the first semiconductor region, wherein the first semiconductor region and the second semiconductor region are adjacent to each other so as to form a spin depletion layer therebetween, the spin depletion layer having a first side and an opposing second side, and wherein when a majority carrier in the first semiconductor region moves across the spin depletion layer from the first side of the spin depletion layer to the second side of the spin depletion layer, the majority carrier in the first semiconductor region becomes a minority carrier in the second semiconductor region.
- 2. The diode of claim 1, wherein when a majority carrier in the second semiconductor region moves across the spin depletion layer from the second side of the spin depletion layer moves to the first side of the spin depletion layer, the majority carrier in the second semiconductor region becomes a minority carrier in the first semiconductor region.
- 3. The diode of claim 2, wherein each of the first semiconductor region and the second semiconductor region comprises a p-type semiconductor layer.
- 4. The diode of claim 3, wherein the p-type semiconductor layer of the first semiconductor region is ferromagnetic, and the spin polarization of the first semiconductor region is either up or down.
- 5. The diode of claim 4, wherein the p-type semiconductor layer of the second semiconductor region is ferromagnetic, and the spin polarization of the second semiconductor region is either up if the spin polarization of the first semiconductor region is down, or down if the spin polarization of the first semiconductor region is up.
- 6. The diode of claim 5, wherein the majority carrier in the first semiconductor region is a positive hole having a spin up.
- 7. The diode of claim 6, wherein the minority carrier in the first semiconductor region is a positive hole having a spin down.
- 8. The diode of claim 6, wherein the majority carrier in the second semiconductor region is a positive hole having a spin down.
- 9. The diode of claim 8, wherein the minority carrier in the second semiconductor region is a positive hole having a spin up.
- 10. The diode of claim 5, wherein the majority carrier in the first semiconductor region is a positive hole having a spin down.
- 11. The diode of claim 10, wherein the minority carrier in the first semiconductor region is a positive hole having a spin up.
- 12. The diode of claim 10, wherein the majority carrier in the second semiconductor region is a positive hole having a spin up.
- 13. The diode of claim 12, wherein the minority carrier in the second semiconductor region is a positive hole having a spin down.
- 14. The diode of claim 2, wherein each of the first semiconductor region and the second semiconductor region comprises an n-type semiconductor layer.
- 15. The diode of claim 14, wherein the n-type semiconductor layer of the first semiconductor region is ferromagnetic, and the spin polarization of the first semiconductor region is either up or down.
- 16. The diode of claim 15, wherein the n-type semiconductor layer of the second semiconductor region is ferromagnetic, and the spin polarization of the second semiconductor region is either up if the spin polarization of the first semiconductor region is down, or down if the spin polarization of the first semiconductor region is up.
- 17. The diode of claim 16, wherein the majority carrier in the first semiconductor region is an electron having a spin up.
- 18. The diode of claim 17, wherein the minority carrier in the first semiconductor region is an electron having a spin down.
- 19. The diode of claim 17, wherein the majority carrier in the second semiconductor region is an electron having a spin down.
- 20. The diode of claim 19, wherein the minority carrier in the second semiconductor region is an electron having a spin up.
- 21. The diode of claim 16, wherein the majority carrier in the first semiconductor region is an electron having a spin down.
- 22. The diode of claim 21, wherein the minority carrier in the first semiconductor region is an electron having a spin up.
- 23. The diode of claim 21, wherein the majority carrier in the second semiconductor region is an electron having a spin up.
- 24. The diode of claim 23, wherein the minority carrier in the second semiconductor region is an electron having a spin down.
- 25. The diode of claim 1, wherein the spin deletion layer may be characterized as one of a Neel wall and a Block wall.
- 26. The diode of claim 25, wherein the thickness of the spin deletion layer is at least partially determined by the ratio between the magnetic anisotropy energy and the magnetic stiffness of the first semiconductor region and the second semiconductor region.
- 27. The diode of claim 1, further comprising a substrate of either an insulating material or a semi-insulating material, wherein the substrate supports the first semiconductor region and the second semiconductor region.
- 28. A unipolar spin diode comprising:
a. a first semiconductor region having a spin polarization characterized by a first orientation; and b. a second semiconductor region having a spin polarization characterized by a second orientation opposite to the first orientation of the spin polarization of the first semiconductor region, wherein the first semiconductor region and the second semiconductor region are adjacent to each other so as to form a domain wall therebetween, the domain wall having a first side and an opposing second side, wherein when a majority carrier in the first semiconductor region moves across the domain wall to the second semiconductor region, the majority carrier in the first semiconductor region becomes a minority carrier in the second semiconductor region; and wherein majority carriers in the first semiconductor region and the second semiconductor region have the same charge polarity.
- 29. The diode of claim 28, wherein when a majority carrier in the second semiconductor region moves across the domain wall to the first semiconductor region, the majority carrier in the second semiconductor region becomes a minority carrier in the first semiconductor region.
- 30. A unipolar spin transistor comprising:
a. a first semiconductor region having a conductivity type and a first spin polarization; b. a second semiconductor region having a conductivity type that is the same conductivity type of the first semiconductor region and a second spin polarization that is different from the first spin polarization of the first semiconductor region; and c. a third semiconductor region having a conductivity type that is the same conductivity type of the first semiconductor region and the first spin polarization, wherein the first semiconductor region and the second semiconductor region are adjacent to each other so as to form a first spin depletion layer therebetween, the first spin depletion layer having a first side facing the first semiconductor region and an opposing second side facing the second semiconductor region, wherein the second semiconductor region and the third semiconductor region are adjacent to each other so as to form a second spin depletion layer therebetween, the second spin depletion layer having a first side facing the second semiconductor region and an opposing second side facing the third semiconductor region, wherein when a majority carrier in the first semiconductor region moves across the first spin depletion layer from the first side of the first spin depletion layer to the second side of the first spin depletion layer, the majority carrier in the first semiconductor region becomes a minority carrier in the second semiconductor region, and when the minority carrier in the second semiconductor region moves across the second spin depletion layer from the first side of the second spin depletion layer to the second side of the second spin depletion layer, the minority carrier in the second semiconductor region becomes a majority carrier in the third semiconductor region.
- 31. The transistor of claim 30, wherein when a majority carrier in the third semiconductor region moves across the second spin depletion layer from the second side of the second spin depletion layer to the first side of the second spin depletion layer, the majority carrier in the third semiconductor region becomes a minority carrier in the second semiconductor region, and when the minority carrier in the second semiconductor region moves across the first spin depletion layer from the second side of the first spin depletion layer to the first side of the first spin depletion layer, the minority carrier in the second semiconductor region becomes a majority carrier in the first semiconductor region.
- 32. The transistor of claim 31, wherein each of the first semiconductor region, the second semiconductor region and the third semiconductor region comprises a p-type semiconductor layer.
- 33. The transistor of claim 32, wherein the p-type semiconductor layer of the second semiconductor region is ferromagnetic, and the spin polarization of the second semiconductor region is either up or down.
- 34. The transistor of claim 33, wherein the p-type semiconductor layer of the first semiconductor region and the p-type semiconductor layer of the third semiconductor region are ferromagnetic, and the spin polarization of the first semiconductor region and the spin polarization of the third semiconductor region are either up if the spin polarization of the second semiconductor region is down, or down if the spin polarization of the second semiconductor region is up.
- 35. The transistor of claim 31, wherein each of the first semiconductor region, the second semiconductor region and the third semiconductor region comprises an n-type semiconductor layer.
- 36. The transistor of claim 35, wherein the n-type semiconductor layer of the second semiconductor region is ferromagnetic, and the spin polarization of the second semiconductor region is either up or down.
- 37. The transistor of claim 36, wherein the n-type semiconductor layer of the first semiconductor region and the n-type semiconductor layer of the third semiconductor region are ferromagnetic, and the spin polarization of the first semiconductor region and the spin polarization of the third semiconductor region are either up if the spin polarization of the second semiconductor region is down, or down if the spin polarization of the second semiconductor region is up.
- 38. The transistor of claim 30, wherein each of the first spin deletion layer and the second spin deletion layer may be characterized as one of a Neel wall and a Block wall.
- 39. The transistor of claim 38, wherein the thickness of each of the first spin deletion layer and the second spin deletion layer is at least partially determined by the ratio between the magnetic anisotropy energy and the magnetic stiffness of the first semiconductor region and the second semiconductor region, and the second semiconductor region and the third semiconductor region, respectively.
- 40. The transistor of claim 30, further comprising a substrate of either an insulating material or a semi-insulating material, wherein the substrate supports the first semiconductor region, the second semiconductor region and the third semiconductor region.
- 41. A method of changing amplitude of electric signals, comprising the steps of:
a. providing a semiconductor material having a first region, a second region, and a third region, wherein the first region is adjacent to the second region so as to form a first domain between the first region and the second region, and the second region is adjacent to the third region so as to form a second domain between the second region and the third region; b. providing a first voltage between the first region and the second region to cause carriers to move across the first domain from the first region to the second region; and c. generating a second voltage between the second region and the third region to cause the carriers move across the second domain from the second region to the third region and the second voltage has an amplitude different from that of the first voltage, wherein the first region and the third region has a first spin polarization and the second region has a second spin polarization different from the first spin polarization; and wherein the carriers in each of the first, second and third regions has same charge polarity.
- 42. The method of claim 41, wherein the first spin polarization is up and the second spin polarization is down.
- 43. The method of claim 41, wherein the first spin polarization is down and the second spin polarization is up.
- 44. The method of claim 41, wherein the carriers are electrons.
- 45. The method of claim 41, wherein the carriers are holes.
- 46. An apparatus of changing amplitude of electric signals, comprising:
a. a semiconductor material having a first region, a second region, and a third region, wherein the first region is adjacent to the second region so as to form a first domain between the first region and the second region, and the second region is adjacent to the third region so as to form a second domain between the second region and the third region; b. means for providing a first voltage between the first region and the second region to cause carriers to move across the first domain from the first region to the second region; and c. means for generating a second voltage between the second region and the third region to cause the carriers move across the second domain from the second region to the third region and the second voltage has an amplitude different from that of the first voltage, wherein the first region and the third region has a first spin polarization and the second region has a second spin polarization different from the first spin polarization; and wherein the carriers in each of the first, second and third regions has same charge polarity.
- 47. The apparatus of claim 46, wherein the first spin polarization is up and the second spin polarization is down.
- 48. The apparatus of claim 46, wherein the first spin polarization is down and the second spin polarization is up.
- 49. The apparatus of claim 46, wherein the carriers are electrons.
- 50. The apparatus of claim 46, wherein the carriers are holes.
- 51. A memory cell having a unipolar spin transistor for nonvolatile memory applications for storing a data state corresponding to one of a first and a second logical data values, comprising:
a magnetic semiconductor material having a first region, a second region, and a third region; wherein the first region is adjacent to the second region so as to form a first domain between the first region and the second region, and the second region is adjacent to the third region so as to form a second domain between the second region and the third region; wherein the first region and the third region has a first spin polarization and the second region has a second spin polarization, each of the first spin polarization and the second spin polarization can be up or down; wherein the ferromagnetic semiconductor material is in a high-resistance state when the second spin polarization of the second region is aligned to the first spin polarization of the first and third regions, and the ferromagnetic semiconductor material is in a low-resistance state when the second spin polarization of the second region is opposite to the first spin polarization of the first and third regions; and wherein the memory cell stores the first logical value when the ferromagnetic semiconductor material is in the high-resistance state, and the memory cell stores the second logical value when the ferromagnetic semiconductor material is in the low-resistance state.
- 52. The memory cell of claim 51, wherein the orientation of the second spin polarization can be altered by an external magnetic field to become one of aligned and opposite to the orientation of the first spin polarization.
- 53. The memory cell of claim 52, wherein the first region comprises an emitter of the unipolar spin transistor, the second region comprises a base of the unipolar spin transistor and the third region comprises a collector of the unipolar spin transistor.
- 54. The memory cell of claim 51, wherein the memory is retained until a different state is stored in the cell.
- 55. The memory cell of claim 51, wherein the magnetic semiconductor material comprises a material selected from the group of GaMnAs, TiCoO2, and BeMnZnSe.
- 56. A method of operating a unipolar spin transistor for nonvolatile memory applications for storing a data state corresponding to one of a first and a second logical data values, wherein the unipolar spin transistor comprises:
a magnetic semiconductor material having a first region, a second region, and a third region, wherein the first region is adjacent to the second region so as to form a first domain between the first region and the second region, and the second region is adjacent to the third region so as to form a second domain between the second region and the third region; wherein the first region and the third region has a first spin polarization and the second region has a second spin polarization, each of the first spin polarization and the second spin polarization can be up or down; and wherein the ferromagnetic semiconductor material is in a high-resistance state when the second spin polarization of the second region is opposite to the first spin polarization of the first and third regions, and the ferromagnetic semiconductor material is in a low-resistance state when the second spin polarization of the second region is aligned to the first spin polarization of the first and third regions, the method comprising the steps of:
a. altering the orientation of the second spin polarization to become one of aligned and opposite to the orientation of the first spin polarization; and b. storing the first logical data value when the ferromagnetic semiconductor material is in the high-resistance state, and storing the second logical value when the ferromagnetic semiconductor material is in the low-resistance state.
- 57. The method of claim 56, wherein the orientation of the second spin polarization can be altered by an external magnetic field.
- 58. A method of operating a unipolar spin transistor for detecting magnetic field, wherein the unipolar spin transistor comprises:
a magnetic semiconductor material having a first region, a second region, and a third region, wherein the first region is adjacent to the second region so as to form a first domain between the first region and the second region, and the second region is adjacent to the third region so as to form a second domain between the second region and the third region; wherein the first region and the third region has a first spin polarization and the second region has a second spin polarization, each of the first spin polarization and the second spin polarization can be up or down; and wherein the ferromagnetic semiconductor material is in a high-resistance state when the second spin polarization of the second region is opposite to the first spin polarization of the first and third regions, and the ferromagnetic semiconductor material is in a low-resistance state when the second spin polarization of the second region is aligned to the first spin polarization of the first and third regions, the method comprising the steps of:
a. subjecting the second region to a test area; b. measuring the status of the ferromagnetic semiconductor material; and c. determining the presence of an external magnetic field, wherein the presence of an external magnetic field causes the status of the ferromagnetic semiconductor material to alter from one of the high-resistance state and the low-resistance state to another.
- 59. The method of claim 58, wherein the orientation of the second spin polarization can be altered by the external magnetic field.
- 60. An apparatus of operating a unipolar spin transistor for detecting magnetic field, wherein the unipolar spin transistor comprises:
a magnetic semiconductor material having a first region, a second region, and a third region, wherein the first region is adjacent to the second region so as to form a first domain between the first region and the second region, and the second region is adjacent to the third region so as to form a second domain between the second region and the third region; wherein the first region and the third region has a first spin polarization and the second region has a second spin polarization, each of the first spin polarization and the second spin polarization can be up or down; and wherein the ferromagnetic semiconductor material is in a high-resistance state when the second spin polarization of the second region is opposite to the first spin polarization of the first and third regions, and the ferromagnetic semiconductor material is in a low-resistance state when the second spin polarization of the second region is aligned to the first spin polarization of the first and third regions, the apparatus comprising:
a. means for subjecting the second region to a test area; b. means for measuring the status of the ferromagnetic semiconductor material; and c. means for determining the presence of an external magnetic field, wherein the presence of an external magnetic field causes the status of the ferromagnetic semiconductor material to alter from one of the high-resistance state and the low-resistance state to another.
- 61. The apparatus of claim 60, wherein the orientation of the second spin polarization can be altered by the external magnetic field.
- 62. The apparatus of claim 60, wherein the subjecting means comprises a read head.
- 63. A method of operating a unipolar spin transistor for detecting magnetic field, wherein the unipolar spin transistor comprises:
a magnetic semiconductor material having a first region, a second region, and a third region, wherein the first region is adjacent to the second region so as to form a first domain between the first region and the second region, and the second region is adjacent to the third region so as to form a second domain between the second region and the third region; wherein the first region has a first spin polarization, the second region has a second spin polarization opposite to the first spin polarization, and the third region has a third spin polarization parallel to the first spin polarization; wherein a minority carrier in the second region is characterized by an energy band having a barrier height; and wherein the ferromagnetic semiconductor material has a resistance related to the barrier height, the method comprising the steps of:
a. subjecting the second region to a test area; b. measuring the resistance of the ferromagnetic semiconductor material; and c. determining the presence of an external magnetic field, wherein the presence of an external magnetic field causes the barrier height of the energy band of the minority carrier to change, and wherein the change of the barrier height of the energy band causes the resistance of the ferromagnetic semiconductor material to change from one value to another.
- 64. The method of claim 63, wherein each of the first region, the second region and the third region comprises a p-type semiconductor layer.
- 65. The method of claim 63, wherein each of the first region, the second region and the third region comprises an n-type semiconductor layer.
- 66. An apparatus of operating a unipolar spin transistor for detecting magnetic field, wherein the unipolar spin transistor comprises:
a magnetic semiconductor material having a first region, a second region, and a third region , wherein the first region is adjacent to the second region so as to form a first domain between the first region and the second region, and the second region is adjacent to the third region so as to form a second domain between the second region and the third region; wherein the first region has a first spin polarization, the second region has a second spin polarization opposite to the first spin polarization, and the third region ha s a third spin polarization parallel to the first spin polarization; wherein a minority carrier in the second region is characterized by an energy band having a barrier height; and wherein the ferromagnetic semiconductor material has a resistance related to the barrier height, the apparatus comprising:
a. means for subjecting the second region to a test area; b. means for measuring the resistance of the ferromagnetic semiconductor material; and c. means for determining the presence of an external magnetic field, wherein the presence of an external magnetic field causes the barrier height of the energy band of the minority carrier to change, and wherein the change of the barrier height of the energy band causes the resistance of the ferromagnetic semiconductor material to change from one value to another.
- 67. The apparatus of claim 66, wherein each of the first region, the second region and the third region comprises a p-type semiconductor layer.
- 68. The apparatus of claim 66, wherein each of the first region, the second region and the third region comprises an n-type semiconductor layer.
- 69. The apparatus of claim 66, wherein the subjecting means comprises a read head.
- 70. A method of operating a unipolar spin transistor in a reprogrammable logic process determined by a combination of input logic signals, wherein the unipolar spin transistor comprises:
a magnetic semiconductor material having a first region, a second region, and a third region, wherein the first region is adjacent to the second region so as to form a first domain between the first region and the second region, and the second region is adjacent to the third region so as to form a second domain between the second region and the third region; wherein the first region and the third region has a first spin polarization and the second region has a second spin polarization, each of the first spin polarization and the second spin polarization can be up or down; wherein the ferromagnetic semiconductor material is in a first non-volatile state when the second spin polarization of the second region is opposite to the first spin polarization of the first and third regions, and the ferromagnetic semiconductor material is in a second non-volatile state when the second spin polarization of the second region is aligned to the first spin polarization of the first and third regions; and wherein each of the first and second non-volatile states represents a binary value, the method comprising the steps of:
a. subjecting the second region to a magnetic field to cause the state of the ferromagnetic semiconductor material to alter from one of the first and second non-volatile states to another, thereby generating a new binary value relating to a new input logic signal; and b. storing the new binary value relating to a new input logic signal so as to reprogram a logic process.
- 71. An apparatus of operating at least one unipolar spin transistor in a reprogrammable logic process determined by a combination of input logic signals, wherein the unipolar spin transistor comprises:
a magnetic semiconductor material having a first region, a second region, and a third region, wherein the first region is adjacent to the second region so as to form a first domain between the first region and the second region, and the second region is adjacent to the third region so as to form a second domain between the second region and the third region; wherein the first region and the third region has a first spin polarization and the second region has a second spin polarization, each of the first spin polarization and the second spin polarization can be up or down; wherein the ferromagnetic semiconductor material is in a first non-volatile state when the second spin polarization of the second region is opposite to the first spin polarization of the first and third regions, and the ferromagnetic semiconductor material is in a second non-volatile state when the second spin polarization of the second region is aligned to the first spin polarization of the first and third regions; and wherein each of the first and second non-volatile states represents a binary value, the apparatus comprising:
a. means for subjecting the second region to a magnetic field to cause the state of the ferromagnetic semiconductor material to alter from one of the first and second non-volatile states to another, thereby generating a new binary value relating to a new input logic signal; and b. means for storing the new binary value relating to a new input logic signal so as to reprogram a logic process.
CROSS-REFERENCE TO RELATED PATENT APPLICATION
[0001] This application claims the benefit, pursuant to 35 U.S.C. § 119(e), of the provisional U.S. Patent Application Serial No. 60/243,493 filed Oct. 26, 2000, entitled “UNIPOLAR SPIN DIODE AND TRANSISTOR,” which application is hereby incorporated by reference in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60243493 |
Oct 2000 |
US |