Claims
- 1. A laser fuse, comprising:
an element comprising a heat conductive material; an absorption element comprising a material with an adjustable capacity for heat or light absorption that overlays the heat conductive element; and an outer insulating element that overlays and encloses the heat conductive element and the absorption element.
- 2. The laser fuse of claim 1 wherein the absorption element absorbs laser energy necessary to blow the laser fuse.
- 3. The laser fuse of claim 1 wherein the absorption element comprises a silicon-rich silicon nitride.
- 4. The laser fuse of claim 1 and further comprising a bottom polycrystalline silicon layer that underlies the heat conductive element.
- 5. The laser fuse of claim 1 and further comprising a bottom polycrystalline silicon layer.
- 6. The laser fuse of claim 1 and further comprising an integrated circuit linked to the laser fuse.
- 7. The laser fuse of claim 6 wherein the integrated circuit is a logic circuit.
- 8. The laser fuse of claim 6 wherein the integrated circuit is a memory circuit.
- 9. The laser fuse of claim 1 wherein the element comprising the heat conductive material comprises tungsten or silicide or other refractory metal silicide.
- 10. The laser fuse of claim 1 wherein the outer insulating element comprises silicon nitride or silicon oxide.
- 11. The laser fuse of claim 1 and further comprising a fusible link attached to the fuse.
- 12. The laser fuse of claim 3 wherein the stoichiometric ratio of silicon-to-nitrogen in the absorption element is greater than 3 to 4.
- 13. A method for blowing a laser fuse positioned over a semiconductor substrate at a particular energy level, comprising:
providing a laser fuse comprising an absorption element with a silicon-to-nitride ratio effective for absorbing laser energy within a narrow wavelength range; and exposing the laser fuse to laser energy within the narrow range so that the fuse blows without producing craters in the semiconductor substrate.
- 14. The method of claim 13 and further including adjusting the silicon-to-nitride stoichiometric ratio of 3-to-4 for the absorption element.
- 15. A transistor, comprising:
one or more laser fuses comprising an absorption element with a silicon to nitride ratio effective for absorbing laser energy within a first narrow wavelength range; one or more laser fuses comprising an absorption element with a silicon to nitride ratio effective for absorbing laser energy within a second narrow wavelength range different from the first wavelength range; and a plurality of circuits protected by the laser fuses.
- 16. The transistor of claim 15 and further including linkages that attach the laser fuses to the circuits.
- 17. The transistor of claim 15 wherein one or more of the circuits are logic circuits.
- 18. The transistor of claim 15 wherein one or more of the circuits are memory circuits.
- 19. The transistor of claim 15 wherein the fuses comprise an absorption element absorbing energy at a first laser energy range has a first ratio of silicon to nitride.
- 20. The transistor of claim 15 wherein the fuses comprise an absorption element absorbing energy at a second laser energy range has a second ratio of silicon to nitride, different from the first ratio.
- 21. The transistor of claim 15 wherein the fuses each further comprise a heat conductive material that underlies the absorption element.
- 22. The transistor of claim 15 wherein the fuses each further comprise an outer insulating element that overlays and encloses the heat conductive element and the absorption element.
- 23. The transistor of claim 15 wherein one or more of the fuses further comprises a bottom polycrystalline silicon layer that underlies the heat conductive element.
- 24. The transistor of claim 15 wherein one or more of the circuits is an integrated circuit.
- 25. The transistor of claim 15 wherein one or more of the fuses comprises a bottom antireflective coating that overlays the outer insulating element.
- 26. A fuse bank comprising:
a plurality of fuses wherein each fuse comprises an element comprising a heat conductive material, an absorption element comprising a material with an adjustable capacity for heat or light absorption that overlays the heat conductive element and an outer insulating element that overlays and encloses the heat conductive element and the absorption element.
- 27. The fuse bank of claim 26 and further comprising a gate positioned between two fuses of the plurality of fuses.
- 28. The fuse bank of claim 26 and further including an isolating region that underlays the plurality of fuses.
- 29. The fuse bank of claim 26 wherein each fuse further comprises a fusible link attached to the fuse.
- 30. A method for forming one or more circuits, comprising:
providing a substrate comprising polycrystalline silicon; oxidizing at least a portion of the polycrystalline silicon to form silicon dioxide; patterning the silicon dioxide to define at least one source, drain and gate region between the source and the drain; depositing a conductive layer over at least a portion of the polycrystalline silicon and silicon dioxide and patterning the conductive layer to make at least one circuit comprising a source, drain, and gate of preselected design; fabricating one or more fuses by overlaying the silicon dioxide with an absorption element with a silicon to nitride ratio effective for absorbing laser energy within a first narrow wavelength range, and overlaying the silicon dioxide with an absorption element with a silicon to nitride ratio effective for absorbing laser energy within a second narrow wavelength range different from the first wavelength range; and patterning the first stack and second stack to form two fuse stacks; and and linking the two fuse stacks to the circuit of preselected design.
- 31. The method of claim 30, wherein linking is performed by patterning the conductive layer to form a fusible link that links the fuses to the circuit.
- 32. The method of claim 30, wherein linking is performed by fabricating a fusible link with the one or more laser fuses that links the fuses to the circuit.
- 33. The method of claim 30, further comprising fabricating the one or more fuses so that the gate is positioned between two fuses.
- 34. The method of claim 30, further comprising overlaying the absorption element with a dielectric film.
- 35. The method of claim 34 wherein the dielectric film is overlayed onto the absorption element by chemical vapor deposition.
- 36. The method of claim 34 wherein the dielectric film is overlayed onto the absorption element by plasma enhanced chemical vapor deposition.
- 37. The method of claim 30, further comprising linking the fuse stack to another circuit.
- 38. A method for forming one or more circuits, comprising:
providing a substrate comprising polycrystalline silicon; oxidizing at least a portion of the polycrystalline silicon to form silicon dioxide; patterning the silicon dioxide to define a source, a drain and a gate region between the source and the drain; depositing a conductive layer over at least a portion of the polycrystalline silicon and silicon dioxide and patterning the conductive layer to make a circuit comprising a source, drain, and gate of preselected design; fabricating one or more fuse by overlaying the conductive layer with an absorption element with a silicon to nitride ratio effective for absorbing laser energy within a first narrow wavelength range, and overlaying the conductive layer with an absorption element with a silicon to nitride ratio effective for absorbing laser energy within a second narrow wavelength range different from the first wavelength range; and patterning the first stack and second stack to form two fuse stacks; and and linking the two fuse stacks to the circuit of preselected design.
- 39. The method of claim 38, wherein linking is performed by patterning the conductive layer to form a fusible link.
- 40. The method of claim 38, wherein linking is performed by fabricating a link with the one or more laser fuses.
RELATED APPLICATIONS
[0001] This application is a Divisional of U.S. Ser. No. 09/257,756 filed on Feb. 25, 1999, which is incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09257756 |
Feb 1999 |
US |
Child |
10200413 |
Jul 2002 |
US |