Claims
- 1. A method for fabricating an integrated circuit at a surface of a semiconductor body, comprising:
- forming a first electrode at said surface;
- forming sidewall dielectric structures adjacent the edges of said first electrode;
- forming an interlevel dielectric layer over said first electrode and said sidewall dielectric structures; and
- forming a second electrode over said dielectric layer and overlying a portion of said first electrode.
- 2. The method of claim 1, wherein said step of forming said interlevel dielectric layer comprises:
- depositing a layer of silicon oxide.
- 3. The method of claim 2, wherein said step of forming said interlevel dielectric layer further comprises:
- depositing a layer of silicon nitride over said layer of silicon oxide.
- 4. The method of claim 1, wherein said step of forming a second electrode comprises:
- depositing a polysilicon layer; and
- removing selected portions of said polysilicon layer.
- 5. The method of claim 4, wherein said step of removing selected portions of said polysilicon layer comprises:
- providing masking material over the portion of said polysilicon layer;
- etching the unmasked portion of said polysilicon layer.
- 6. The method of claim 5, wherein said etching step also etches a portion of said interlevel dielectric layer underlying the unmasked portion of said polysilicon layer.
- 7. The method of claim 1, further comprising:
- forming a buried doped region; and
- forming an oxide layer overlying said buried doped region;
- wherein said first electrode overlays a portion of said oxide layer.
- 8. The method of claim 1, further comprising:
- forming first and second buried doped regions;
- forming a first and a second oxide structure overlying said first and said second buried doped regions, respectively; and
- forming a gate dielectric over a portion of said surface lying between said first and second oxide structures;
- wherein said first electrode overlies said gate dielectric and extends from an edge of said first oxide structure to an edge of said second oxide structure.
- 9. The method of claim 8, wherein said first electrode is formed of polysilicon.
- 10. The method of claim 9, wherein said step of forming said interlevel dielectric layer comprises:
- depositing a layer of silicon oxide.
- 11. The method of claim 10, wherein said step of forming said interlevel dielectric layer further comprises:
- depositing a layer of silicon nitride over said layer of silicon oxide.
- 12. The method of claim 9, wherein said step of forming a second electrode comprises:
- depositing a polysilicon layer; and
- removing selected portions of said polysilicon layer.
- 13. The method of claim 12, wherein said step of removing selected portions of said polysilicon layer comprises:
- providing masking material over the portion of said polysilicon layer;
- etching the unmasked portion of said polysilicon layer.
- 14. The method of claim 13, wherein said etching step also etches a portion of said interlevel dielectric layer underlying the unmasked portion of said polysilicon layer.
Parent Case Info
This is a continuation of application Ser. No. 937,758, filed Dec. 4, 1986, U.S. Pat. No. 4,749,443.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4566175 |
Smayling et al. |
Jan 1986 |
|
4628588 |
McDavid |
Dec 1986 |
|
4713142 |
Mitchell et al. |
Dec 1987 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
937758 |
Dec 1986 |
|