Claims
- 1. A method of performing an erase operation on a non-volatile memory cell which comprises a drain and a source in a substrate, a first oxide layer on the surface of the substrate, a nitride layer on the first oxide layer, a second oxide layer on the nitride layer, and a polysilicon gate layer on the second oxide layer, the memory cell having been programmed by storing electrons in a portion of the nitride layer adjacent the drain, the method comprising the simultaneous steps of:applying a negative voltage to the gate; applying a positive bias voltage to the drain; and floating the source.
- 2. The method of claim 1 wherein the erase voltage applied to the gate is in the range of less than 0 volts to about −4 volts.
- 3. The method of claim 1, wherein the positive drain bias voltage is a voltage of less than 10 V.
- 4. The method of claim 1, wherein the drain bias voltage is a about 6 V.
- 5. The method of claim 1, wherein the memory cell has been programmed by storing electrons in a portion of the nitride layer adjacent the source, the method of erasing further comprising applying the subsequent simultaneous steps of:applying a negative voltage to the gate region; applying a positive bias voltage to the source; and floating the drain.
- 6. The method of claim 5 wherein the erase voltage applied to the gate when the positive source bias voltage is applied is in the range of less than 0 volts to about −4 volts.
- 7. The method of claim 5, wherein the positive source bias voltage is a voltage less than 10 V.
- 8. A method of performing an erase operation on a non-volatile memory cell which comprises a drain and a source in a substrate, a first oxide layer on the surface of the substrate, a nitride layer on the first oxide layer, a second oxide layer on the nitride layer, and a polysilicon gate layer on the second oxide layer, the memory cell having been programmed by storing electrons in a portion of the nitride layer adjacent the drain, the method comprising the simultaneous steps of:applying a negative voltage to the gate; applying a positive bias voltage to the drain; and grounding the source.
- 9. The method of claim 8 wherein the erase voltage applied to the gate is in the range of less than 0 volts to about −4 volts.
- 10. The method of claim 8, wherein the positive drain bias voltage is a voltage of less than 10 V.
- 11. The method of claim 8, wherein the memory cell has been programmed by storing electrons in a portion of the nitride layer adjacent the source, the method of erasing further comprising applying the subsequent simultaneous steps of:applying a negative voltage to the gate region; applying a positive bias voltage to the source; and grounding the drain.
- 12. The method of claim 11 wherein the erase voltage applied to the gate when the positive source bias voltage is applied is in the range of less than 0 volts to about −4 volts.
- 13. The method of claim 11 wherein the positive source bias voltage is a voltage less than 10 V.
CROSS-REFERENCE TO PROVISIONAL APPLICATION
This Patent Application claims the benefit of Provisional Application No. 60/184,784 filed Feb. 24, 2000.
US Referenced Citations (13)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/184784 |
Feb 2000 |
US |