"Deadlock-Free Routing Schemes on Multistage Interconnection Networks", IBM Technical Disclosure Bulletin, 35 , 232-233, (Dec., 1992). |
Adve, V.S., et al., "Performance Analysis of Mesh Interconnection Networks with Deterministic Routing", Transactions on Parallel and Distributed Systems, 225-246, (Mar. 1994). |
Bolla, F.R., "A Neural Strategy for Optimal Multiplexing of Circuit and Packet-Switched Traffic", Department of Communications, Computer and Systems Science (DIST), University of Genova, 1324-1330. |
Bolding, K., "Non-Uniformities Introduced by Virtual Channel Deadlock Prevention", Technical Report 92-07-07, Department of Computer Science and Engineering, FR-35 University of Washington; Seattle, WA 98195, (Jul. 21, 1992). |
Boura, Y.M., et al., "Efficient Fully Adaptive wormhole Routing in n-dimensional Meshes", IEEE, pp. 589-596, (Jun. 21, 1994). |
Chien & J.h. Kim, A.A., "Planar-Adaptive Routing: Low-Cost Adaptive Networks for Multiprocessors", Pro. 19th International Symposium on Computer Architecture at 268-277, (May 1992). |
Dally & Aoki, H, W.J., "Deadlock-Free Adaptive Routing in Multicomputer Networks Using Virtual Channels", I.E.E.E. Transactions on Parallel and Distributed Systems, vol. 4, No. 4, at 466-475, (Apr. 1993). |
Dally, W., et al., "Deadlock-Free Message Routing in Multiprocessor Interconnection Networks", IEEE Transactions on Computers, C-36, 547-553 (May 1987). |
Dally, W., "Performance Analysis of k-ary n-cube Interconnection Networks", IEEE Transactions on Computers, vol. 39, No. 6, 775-785 (Jun. 1990). |
Dally, W.J., "Virtual Channel Flow Control", Pro. 17th International Symposium on Computer Architecture, pp. 60-68, (May 1990). |
Duato, J., "A New Theory of Deadlock-Free Adaptive Routing in Wormhole Networks", I.E.E.E. Transactions on Parallel and Distributed Systems, vol. 4, No. 12, at 1320-1331, (Dec. 1993). |
Gallager, R., "Scale Factors for Distributed Routing Algorithms", NTC '77 Conference Record 2, at 2-1 through 2-5. |
Glass, C.J., et al., "The Turn Model for Adaptive Routing", Pro. 19th Interanational Symposium on Computer architecture, 278-287, (May 1992). |
Gravano, L., et al., "Adaptive Deadlock- and Livelock-Free Routing with all Minimal Paths in Torus Networks", IEEE Transactions on Parallel and Distributed Systems, vol. 5, No. 12, 1233-1251, (Dec. 1994). |
Jesshope, C.R., et al., "High Performance Communication in Processor Networks", Pro. 16th International Symposium on Computer Architecture at 150-157, (May 1989). |
Kirkpatrick, S., et al., "Optimization by Simulated Annealing", Science, May 13, 1983, vol. 220, No. 4598, 671-680. |
Linder, D.H., et al., "An Adaptive and Fault Tolerant Wormhole Routing Strategy for k-ary n-cubes", I.E.E.E. Trans. on Computers, vol. 40, No. 1, 2-12, (Jan. 1991). |
Lui, Z., et al., "Grouping Virtual Channels for Deadlock-Free Adaptive Wormhole Routing", PARLE '93 Parallel Parallel Architectures and Languages Europe, 5th International PARLE Conference, Munich, Germany, 255-265, (Jun. 14-17, 1993). |
Nuth, P., et al., "The J-Machine Network", IEEE, 420-423, (1992). |
Shumway, M., "Deadlock-Free Packet Networks", Transputer Research and Applications 2, NATUG-2 Proceedings of the Second Conference of the North American Transputer Users Group, 140-177, (Oct. 18-19, 1989). |
Snyder, L., "Introduction to the Configurable, Highly Parallel Computer", IEEE, 47-56, (Jan., 1982). |
Talia, D., "Message-Routing Systems for Transputer-Based Multicomputers", IEEE Micro, vol. 13, No. 3, New York US., 62-72, (Jun., 1993). |
Wang, W., et al., "Trunk Congestion Control in Heterogeneous Circuit Switched Networks", IEEE, vol. 40, No. 7, pp. 1156-1161, (Jul. 1992). |
Yang, C.S., et al., "Performance Evaluation of Multicast Wormhole Routing in 2D-Torus Multicomputers", IEEE, 173-178, (1992). |
Yantchev, J., et al., "Adaptive, low latency, deadlock-free packet routing for networks of processors", IEE Proceedings, vol. 136, Pt.E, No. 3, 178-186 (May 1989). |