This Application is a reissue of U.S. patent application Ser. No. 12/485,720, filed Jun. 16, 2009, now U.S. Pat. No. 7,974,122, issued Jul. 5, 2011, which claims priority of Taiwan Patent Application No. 097151378, filed on Dec. 30, 2008, the entirety of which isare incorporated by reference herein.
1. Technical Field
The present disclosure relates to a verification circuit, and more particularly to a verification circuit for a phase change memory array.
2. Description of the Related Art
A Phase Change Memory (PCM) is a non-volatile memory with high speed, high capacity and low energy consumption, wherein a plurality of PCM cells of the PCM cell is formed by phase change material, such as chalcogenide etc. The phase change material can be switched between two states, a crystalline state and an amorphous state, with the application of heat, wherein the phase change material has different resistances corresponding to the crystalline and amorphous states respectively, and the resistances respectively represent different stored data.
In general, different writing currents are provided to heat a PCM cell to change its resistance, such that data can be stored into the PCM cell. Furthermore, for a PCM cell, it is necessary for a writing current to transform the PCM cell into a reset state. Therefore, a verification circuit for verifying a PCM array is desired, which is used to verify that the memory cells of the PCM array have been transformed from a non-reset state to a reset state.
Verification circuits and verification methods for a phase change memory array are provided. An exemplary embodiment of such a verification circuit for a phase change memory array comprises: a sensing unit, sensing a first sensing voltage from a first memory cell of the phase change memory array according to an enable signal; a comparator, generating a comparing signal according to the first sensing voltage and a reference voltage, so as to indicate whether the first memory cell is in a reset state; a control unit, generating a control signal according to the enable signal; an operating unit, generating a first signal according to the control signal, so as to indicate whether the comparator is active; and an adjusting unit, providing a writing current to the first memory cell and adjusting the writing current according to the control signal until the comparing signal indicates that the first memory cell is in a reset state.
Furthermore, an exemplary embodiment of a verification method for a phase change memory array is provided. A memory cell of the phase change memory array is read to obtain a sensing voltage. The sensing voltage is compared with a reference voltage. When the sensing voltage is smaller than the reference voltage, a writing current is provided to the memory cell and the writing current is gradually increased until the sensing voltage corresponding to the writing current is larger than or equal to the reference voltage.
Moreover, another exemplary embodiment of a verification method for a phase change memory array is provided. A writing current is provided to a first memory cell of the phase change memory array and the writing current is gradually increased until a first sensing voltage sensed from the first memory cell is larger than or equal to a reference voltage. The current magnitude of the writing current is recorded as a reference current magnitude when the first sensing voltage is larger than or equal to a reference voltage. A second memory cell of the phase change memory array is read to obtain a second sensing voltage. It is determined whether the second memory cell is in a reset state by comparing the second sensing voltage and the reference voltage. The writing current with the reference current magnitude is provided to the second memory cell to transform the second memory cell into a reset state when the second memory cell is in a non-reset state. A detailed description is given in the following exemplary embodiments with reference to the accompanying drawings.
The following description is made for the purpose of illustrating the general principles of the disclosure and should not be taken in a limiting sense. The scope of the embodiments is best determined by reference to the appended claims and their equivalents.
When receiving an enable signal SEN provided by the determining unit 128, the sensing unit 112 may read a memory cell of the PCM array 150 to sense a resistance Rcell of the memory cell, so as to obtain a sensing voltage Vcell corresponding to the resistance Rcell. Next, the comparator 114 may compare the sensing voltage Vcell with a reference voltage Vref, so as to generate a comparing signal Sc to indicate the state of the read memory cell. For example, the comparing signal Sc indicates that the read memory cell is in a non-reset state when the sensing voltage Vcell is smaller than the reference voltage Vref, and the comparing signal Sc indicates that the read memory cell has be transformed into a reset state when the sensing voltage Vcell is larger than or equal to the reference voltage Vref.
Furthermore, the determining unit 128 also provides the enable signal SEN to the control unit 116 to generate the control signal Sctrl. Next, the operating unit 118 generates the signal S1 according to the control signal Sctrl, so as to control the comparator 114 to operate or not. Next, the comparing signal Sc may control the switches 120 and 122 to turn on or off. The switch 120 is coupled between the control unit 116 and the adjusting unit 130 and the switch 122 is coupled between a voltage VDD and the switch 120, wherein the switches 120 and 122 are controlled by the comparing signal Sc. Therefore, the comparing signal Sc may control the switches 120 and 122 to change the control signal Sctrl into a signal Sclk and provide the signal Sclk to the adjusting unit 130 and the flip-flop 126. Referring to
Referring to
Referring to
While the disclosure has been described by way of example and in terms of embodiments, it is to be understood that the disclosure is not limited thereto. It will be apparent to those skilled in the art that various modifications and variations can be made in the disclosure. It is intended that the embodiments described be considered as exemplary only, with the true scope of the embodiments being indicated by the following claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
097151378 A | Dec 2008 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
4974205 | Kotani | Nov 1990 | A |
5694363 | Calligaro et al. | Dec 1997 | A |
5787042 | Morgan | Jul 1998 | A |
5883837 | Calligaro et al. | Mar 1999 | A |
6487113 | Park et al. | Nov 2002 | B1 |
7054213 | Laurent | May 2006 | B2 |
7110286 | Choi et al. | Sep 2006 | B2 |
7154774 | Bedeschi et al. | Dec 2006 | B2 |
7190607 | Cho et al. | Mar 2007 | B2 |
7259982 | Johnson | Aug 2007 | B2 |
7324371 | Khouri et al. | Jan 2008 | B2 |
7359231 | Venkataraman | Apr 2008 | B2 |
7388775 | Bedeschi | Jun 2008 | B2 |
7423897 | Wicker | Sep 2008 | B2 |
7447092 | Cho et al. | Nov 2008 | B2 |
7457151 | Cho et al. | Nov 2008 | B2 |
7515460 | Gordon et al. | Apr 2009 | B2 |
7521372 | Chen | Apr 2009 | B2 |
7535747 | Lee et al. | May 2009 | B2 |
7542356 | Lee et al. | Jun 2009 | B2 |
7566895 | Chen | Jul 2009 | B2 |
7609544 | Osada et al. | Oct 2009 | B2 |
7639522 | Cho et al. | Dec 2009 | B2 |
7643373 | Sheu | Jan 2010 | B2 |
7646627 | Hidaka | Jan 2010 | B2 |
7670869 | Yu | Mar 2010 | B2 |
7672176 | Chiang | Mar 2010 | B2 |
7678606 | Chen | Mar 2010 | B2 |
7679163 | Chen | Mar 2010 | B2 |
7745811 | Lee | Jun 2010 | B2 |
7773408 | Takenaga et al. | Aug 2010 | B2 |
7773409 | Chen | Aug 2010 | B2 |
7773410 | Sheu et al. | Aug 2010 | B2 |
7773411 | Lin | Aug 2010 | B2 |
7787281 | Sheu | Aug 2010 | B2 |
7796454 | Lin et al. | Sep 2010 | B2 |
7796455 | Chiang | Sep 2010 | B2 |
7858961 | Chuang | Dec 2010 | B2 |
7885109 | Lin | Feb 2011 | B2 |
7889547 | Sheu | Feb 2011 | B2 |
7919768 | Chen | Apr 2011 | B2 |
7923714 | Hsu | Apr 2011 | B2 |
7933147 | Lin | Apr 2011 | B2 |
7964862 | Chen | Jun 2011 | B2 |
7974122 | Lin et al. | Jul 2011 | B2 |
8199561 | Sheu et al. | Jun 2012 | B2 |
20050068804 | Choi et al. | Mar 2005 | A1 |
20060221678 | Bedeschi et al. | Oct 2006 | A1 |
20070002654 | Borromeo et al. | Jan 2007 | A1 |
20090189142 | Chen | Jul 2009 | A1 |
20090296458 | Lee et al. | Dec 2009 | A1 |
20100117050 | Chen | May 2010 | A1 |
20100165723 | Sheu | Jul 2010 | A1 |
20120230099 | Sheu et al. | Sep 2012 | A1 |
Number | Date | Country |
---|---|---|
1455412 | Nov 2003 | CN |
101136452 | Mar 2008 | CN |
101202326 | Jun 2008 | CN |
101211959 | Jul 2008 | CN |
101266834 | Sep 2008 | CN |
101271862 | Sep 2008 | CN |
101276643 | Oct 2008 | CN |
101308903 | Nov 2008 | CN |
101312230 | Nov 2008 | CN |
101330126 | Dec 2008 | CN |
101335045 | Dec 2008 | CN |
101369450 | Feb 2009 | CN |
101383397 | Mar 2009 | CN |
101414480 | Apr 2009 | CN |
101452743 | Jun 2009 | CN |
101471130 | Jul 2009 | CN |
101504863 | Aug 2009 | CN |
101504968 | Aug 2009 | CN |
101599301 | Dec 2009 | CN |
101626060 | Jan 2010 | CN |
101740716 | Jun 2010 | CN |
101814323 | Aug 2010 | CN |
101819816 | Sep 2010 | CN |
2002246561 | Aug 2002 | JP |
2004274055 | Sep 2004 | JP |
2005525690 | Aug 2005 | JP |
2006510220 | Mar 2006 | JP |
2006108645 | Apr 2006 | JP |
2006295168 | Oct 2006 | JP |
2007103945 | Apr 2007 | JP |
2007184591 | Jul 2007 | JP |
2008171541 | Jul 2008 | JP |
2008193071 | Aug 2008 | JP |
2008226427 | Sep 2008 | JP |
2008283163 | Nov 2008 | JP |
200828506 | Jul 2008 | TW |
200845443 | Nov 2008 | TW |
200849278 | Dec 2008 | TW |
200901196 | Jan 2009 | TW |
I305042 | Jan 2009 | TW |
200908294 | Feb 2009 | TW |
200913252 | Mar 2009 | TW |
200915318 | Apr 2009 | TW |
200921682 | May 2009 | TW |
I324823 | May 2009 | TW |
200926186 | Jun 2009 | TW |
200937693 | Sep 2009 | TW |
200951981 | Dec 2009 | TW |
200952169 | Dec 2009 | TW |
201003851 | Jan 2010 | TW |
I320180 | Feb 2010 | TW |
201019467 | May 2010 | TW |
201025326 | Jul 2010 | TW |
201025573 | Jul 2010 | TW |
I326917 | Jul 2010 | TW |
I328816 | Aug 2010 | TW |
I330846 | Sep 2010 | TW |
I334604 | Dec 2010 | TW |
I336925 | Feb 2011 | TW |
I342022 | May 2011 | TW |
I343642 | Jun 2011 | TW |
I318470 | Sep 2011 | TW |
Entry |
---|
J.H. Yi et al., “Novel Cell Structure of PRAM With Thin Metal Layer Inserted GeSbTe”, IEEE, IEDM '03 Technical Digest; 2003; pp. 901-904. |
Stolowitz Ford Cowger LLP, “Listing of Related Cases”, Oct. 1, 2013, 1 page. |
Number | Date | Country | |
---|---|---|---|
Parent | 12485720 | Jun 2009 | US |
Child | 13934954 | US |