Claims
- 1. A memory cell comprising:a substrate having a top surface; a capacitor extending vertically into the substrate for storing a voltage representing a datum, said capacitor occupying a geometrically shaped horizontal area; a transistor formed above the capacitor and occupying a horizontal area substantially equal to the geometrically shaped horizontal area, and having a vertical device depth, for establishing an electrical connection with the capacitor, in response to a control signal, for reading from, and writing to, the capacitor, wherein the transistor includes a gate formed near the periphery of said horizontal device area and having a vertical depth approximately equal to the vertical device depth; an oxide layer on an inside surface of the gate; a conductive body formed inside the oxide layer, said conductive body having a top surface and a bottom surface and a vertical depth approximately equal to the vertical device depth; and diffusion regions in the body near the top and bottom surfaces.
- 2. The memory cell of claim 1 wherein said substrate comprises a semiconducting material selected from the group consisting of Si, Ge, SiGe, GaAs, InAs, InP and other III/V compounds.
- 3. The memory cell of claim 1 wherein said capacitor includes a node dielectric material and a lower conductive region.
- 4. The memory cell of claim 3 wherein said lower conductive region and said conductive body of said transistor are composed of oppositely doped conductive materials.
- 5. The memory cell of claim 4 wherein said conductive material is polysilicon.
- 6. The memory cell of claim 1 further comprising a bitline coupled to the body for providing the voltage representing the datum, and a wordline coupled to the gate for providing the control signal.
- 7. The memory cell of claim 6 wherein said wordline and said bitline are composed of the same or different refractory metal selected from the group consisting of Cu, Ti, Ta, Al, W and alloys, compounds or multilayers thereof.
- 8. A vertical self-aligned thin film transistor comprising a gate formed near the periphery of a horizontal device area and having a depth approximately equal to a vertical device depth; an oxide layer on an inside surface of the gate; a conductive body formed inside the oxide layer, said conductive body having a top surface and a bottom surface and a vertical depth approximately equal to the vertical device depth; and diffusion regions in the body near the top and bottom surfaces, wherein said conductive body is fully depleted.
- 9. The transistor of claim 8 wherein said conductive body is composed of doped polysilicon.
Parent Case Info
This application is a divisional of U.S. application Ser. No. 09/384,298 filed on Aug. 26, 1999 now U.S. Pat. No. 6,228,706.
US Referenced Citations (16)