Claims
- 1. A semiconductor device comprising:
- a drain region of one conductivity type which is a semiconductor substrate having a main surface and a back surface;
- a plurality of base regions of the other conductivity type formed in said drain region from said main surface;
- a plurality of source regions of said one conductivity type formed in said base regions, respectively, to define channel regions at peripheries of said base regions, said channel regions having a first depth;
- a plurality of auxiliary regions of said other conductivity type formed in said drain region from said main surface between said base regions, said auxiliary regions being separated from said base regions and having a second depth shallower than said first depth;
- a gate insulator film formed on said main surface to cover said auxiliary regions, said channel regions and said drain regions between said auxiliary regions and said channel regions;
- a gate electrode formed on said gate insulator film;
- a source electrode contacting at least said source regions; and
- a drain electrode attached to said base surface of said semiconductor substrate.
- 2. A semiconductor device as claimed in claim 1 wherein said base regions are arranged in a form of matrix having rows and columns, said auxiliary regions being formed at portions crossing said rows and said columns of said base region matrix.
- 3. A semiconductor device as claimed in claim 2, wherein said auxiliary regions have a shape of quadrilateral having sides parallel with said rows and columns of said base region matrix.
- 4. A semiconductor device as claimed in claim 3, wherein respective corners of said auxiliary regions are in a position which has a distance within a half of an interval between parallel opposing base regions from corners of said base region nearest to the respective corners of said auxiliary region.
- 5. A semiconductor device as claimed in claim 4, wherein said respective corners of said auxiliary regions are separated from the corners of said base region nearest to the respective corners of said auxiliary regions with at least a third of said interval between said parallel opposing base regions.
- 6. A semiconductor device as claimed in claim 5, wherein said gate electrode has a mesh-shape.
Priority Claims (1)
Number |
Date |
Country |
Kind |
62-31426 |
Feb 1987 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/156,152 filed Feb. 16, 1988, now abandoned.
US Referenced Citations (3)
Continuations (1)
|
Number |
Date |
Country |
Parent |
156152 |
Feb 1988 |
|