Claims
- 1. A method of manufacturing a vertical nano-sized transistor using carbon nanotubes, comprising:(a) forming sources on a semiconductor substrate; (b) forming an insulating layer using a nonconductor material and forming holes having nano-sized diameters in the insulating layer at portions of the insulating layer corresponding to the sources, and the holes and being spaced at intervals of several nanometers; (c) vertically growing carbon nanotubes on the sources in the holes; (d) forming drains over the nonconductor film and the carbon nanotubes; (e) depositing a nonconductor film over the drains; and (f) forming gates over the nonconductor film.
- 2. The method according to claim 1, wherein while forming the insulating layer, the nonconductor material is one selected from the group consisting of Al2O3 and Si.
- 3. The method according to claim 1, wherein vertically growing carbon nanotubes is performed by one method selected from chemical vapor deposition, electrophoresis and mechanical compression.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-35703 |
Jun 2000 |
KR |
|
Parent Case Info
This application is a DIVISION of application Ser. No. 09/891,240, filed Jun. 27, 2001 now U.S. Pat. No. 6,566,704.
US Referenced Citations (16)