Vertical pillar structured infrared detector and fabrication method for the same

Information

  • Patent Grant
  • 9478685
  • Patent Number
    9,478,685
  • Date Filed
    Monday, June 23, 2014
    10 years ago
  • Date Issued
    Tuesday, October 25, 2016
    8 years ago
Abstract
Photodetector devices and methods for making the photodetector devices are disclosed herein. In an embodiment, the device may include a substrate; and one or more core structures, each having one or more shell layers disposed at least on a portion of a sidewall of the core structure. Each of the one or more structures extends substantially perpendicularly from the substrate. Each of the one or more core structures and the one or more shell layers form a Schottky barrier junction or a metal-insulator-semiconductor (MiS) junction.
Description
RELATED APPLICATIONS

The disclosures of U.S. patent application Ser. Nos. 12/621,497, 12/633,297, 61/266064, 12/982269, 12/966573, 12/967880, 61/357429, 12/974499, 61/360421, 12/910664, 12/945492, 12/966514, 12/966535, 13/047392, 13/048635, 13/106851, 61/488535, 13/288131, 13/494661, and 13/693207, are each hereby incorporated by reference in their entirety.


FIELD OF INVENTION

The present disclosure is related to optical sensors, particularly to sensors for detecting infrared light.


BACKGROUND

Schottky barrier diodes have long been used as infrared detectors because their low energy barrier height property was suitable for IR detection. In addition, because of their fabrication process compatibility to the existing CMOS process, it is possible to integrate other readout circuitry with the multiple detector elements arranged in a pixel array. Unlike other p-n junction photodiodes where most of photo-generation of carriers induced by light absorption takes place in the bulk substrate, the photo-generation of carriers in Schottky barrier diodes takes place on the metal surface governed by the thermionic emission. If carriers in the metal get enough thermal energy induced by light absorption they can emit from the metal surface by overcoming the binding energy which is called the work function of the metal. If the potential barrier of the metal-semiconductor junction is lower than the energy that the emitted carrier has, an electric current flows across the SB junction.


The quantum efficiency of these Schottky barrier diodes is inherently very low due to their thermionic emission nature. This is because incident light passes through only once and only a portion of the light is absorbed by the thin metal layer. Accordingly, infrared sensors having higher quantum efficiency are required.


SUMMARY

In an embodiment according to the present disclosure, a photodetector device is described. The device includes a substrate and one or more core structures, each having one or more shell layers disposed at least on a portion of a sidewall of the core structure. Each of the one or more structures extends substantially perpendicularly from the substrate. Each of the one or more core structures and the one or more shell layers form a Schottky barrier junction or a metal-insulator-semiconductor (MiS) junction.


In an embodiment according to the present disclosure, a photodetector device includes a substrate and one or more structures, each extending substantially perpendicularly from the substrate. Each of the one or more structures has a core-shell junction along at least a portion of a sidewall of the structure. The core-shell junction is configured to generate an electrical signal upon exposure to incident electromagnetic radiation.


In an embodiment according to the present disclosure, an imaging device include a substrate, an array of core structures, each of the core structures having one or more shell layers disposed at least on a portion of a sidewall of each of the core structures. Each of the core structures extends substantially perpendicularly from the substrate. Each of the core structures and the one or more shell layers form a core-shell junction are configured to generate an electrical signal upon exposure to incident electromagnetic radiation. The imaging device further includes a pixel array, and an electronic circuit, in electrical communication with the pixel array, configured to process the electrical signal. Each of the pixels comprises the array of core structures.


In an embodiment according to the present disclosure, a method for making a photodetector device includes making one or more core structures such that each of the one or more structures extends substantially perpendicularly from a substrate, disposing a metallic material to substantially encapsulate an extending portion of each of the one or more core structures, providing thermal energy to the one or more core structures such that the metallic material interacts with a material of the one or more core structures to form an alloy or a compound layer on each of the one or more core structures.


In an embodiment according to the present disclosure, a method of detecting electromagnetic radiation includes obtaining a device comprising a substrate, and one or more structures, each extending substantially perpendicularly from the substrate. Each of the one or more structures has a core-shell junction along at least a portion of a sidewall of the structure. The core-shell junction is configured to generate an electrical signal upon exposure to incident electromagnetic radiation. The method further includes exposing the device to electromagnetic radiation, and processing the electrical signal.


As used in this document, the singular forms “a,” “an,” and “the” include plural references unless the context clearly dictates otherwise. Unless defined otherwise, all technical and scientific terms used herein have the same meanings as commonly understood by one of ordinary skill in the art. Nothing in this disclosure is to be construed as an admission that the embodiments described in this disclosure are not entitled to antedate such disclosure by virtue of prior invention. As used in this document, the term “comprising” means “including, but not limited to.”


This disclosure is not limited to the particular systems, devices and methods described, as these may vary. The terminology used in the description is for the purpose of describing the particular versions or embodiments only, and is not intended to limit the scope.





BRIEF DESCRIPTION OF THE DRAWINGS

In the present disclosure, reference is made to the accompanying drawings, which form a part hereof. In the drawings, similar symbols typically identify similar components, unless context dictates otherwise. Various embodiments described in the detailed description, drawings, and claims are illustrative and not meant to be limiting. Other embodiments may be used, and other changes may be made, without departing from the spirit or scope of the subject matter presented herein. It will be understood that the aspects of the present disclosure, as generally described herein, and illustrated in the Figures, can be arranged, substituted, combined, separated, and designed in a wide variety of different configurations, all of which are contemplated herein.



FIG. 1A depicts an illustrative example of a planar Schottky barrier junction device.



FIG. 1B illustrates the energy band diagram of the planar Schottky barrier junction illustrated in FIG. 1A.



FIG. 2A illustrates an embodiment of an individual vertical Schottky junction.



FIG. 2B illustrates the energy band diagram of the vertical Schottky junction illustrated in FIG. 2B.



FIG. 3 illustrates an embodiment of a photodetector device having an array of vertical Schottky junctions, according to various aspects of the present disclosure.



FIG. 4 illustrates an embodiment of a photodetector device having an array of vertical MiS junctions, according to various aspects of the present disclosure.



FIG. 5 illustrates an example of a pillar-structured IR detector, having an array of vertical Schottky junctions, in accordance with various aspects of the present disclosure.



FIGS. 6A-6J schematically illustrate various steps during the fabrication of the pillar-structured IR detector illustrated in FIG. 5.



FIG. 7 illustrates an example of a pillar-structured IR detector, having an array of vertical MiS junctions, in accordance with various aspects of the present disclosure.



FIGS. 8A-8F schematically illustrate various steps during the fabrication of the pillar-structured IR detector illustrated in FIG. 7.



FIGS. 9A-9J schematically illustrate various steps during the fabrication of a pillar-structured IR detector on an ROIC chip.



FIG. 10 illustrates an IR detector on an ROIC chip, fabricated using the process described with respect FIGS. 9B-9J.



FIGS. 11A-11J schematically illustrate various steps during the fabrication of a pillar-structured IR detector on the backside of an ROIC chip.



FIG. 12 illustrates a monolithic IR detector on an ROIC chip, fabricated using the process described with respect FIGS. 11A-11J.





DETAILED DESCRIPTION


FIG. 1A illustrates an embodiment of a planar Schottky barrier junction device. The device includes a semiconductor substrate 105 and a metallic layer 110 that forms a Schottky barrier junction with semiconductor substrate 105. When charge carriers in the metallic layer (typically, electrons), get thermal energy sufficient to overcome their work function, the charge carriers are emitted from metallic layer 110 into the semiconductor substrate 105. If the potential barrier of the metal-semiconductor junction is lower than the energy of the charge carrier, an electric current is generated across the Schottky barrier junction. In the embodiment illustrated in FIG. 1A, thermal energy is provided by infrared (IR) radiation. The term “metallic” as used herein, refers to any material having substantially no band gap between their valence band and conduction band. Examples of metallic materials include, but are not limited to, metals such as aluminum (Al), nickel (Ni), gold (Au), silver (Ag), copper (Cu), titanium (Ti), palladium (Pd), platinum (Pt), iridium (Ir), cobalt (Co), tungsten (W), chromium (Cr), beryllium (Be), and the like, and/or any combinations thereof; metal-semiconductor alloys such as metal silicides; and the like and/or any combinations thereof.



FIG. 1B illustrates the energy band diagram of the planar Schottky barrier junction illustrated in FIG. 1A. As the IR radiation provides energy to an electron E1. Since the energy of this electron is higher than the work function Ef of metallic layer 110, the electron is emitted from metallic layer 110 and becomes a free electron E1′. If the energy of potential barrier of the Schottky barrier junction is Ec−Ev is lower than the energy of the electron E1′, the electron passes into semiconductor substrate 105, thereby generating an electric current across the Schottky barrier junction.


In a planar device, such as the one illustrated in FIG. 1A, the incident radiation passes through the junction only once. Since not all photons impinging on the silicide surface generate thermionic electrons, such devices have inherently low quantum efficiency.


Without wishing to be bound by theory, it is contemplated that a photodetector device having an array of core-shell Schottky barrier junctions which are perpendicular to a substrate (interchangeably referred to herein as “vertical Schottky junctions”) and in parallel with the direction of light propagation results in a significant increase in the effective absorption area, thereby improving the quantum efficiency of the photodetector device.



FIG. 2 illustrates an embodiment of an individual vertical Schottky junction. The vertical Schottky junction includes a “pillar” shaped semiconductor core 205 and a silicide layer forming a shell 210 around the outer wall of semiconductor core 205. As the incident IR radiation passes through semiconductor core 205, multiple thermionic electrons can be generated, thereby improving the quantum efficiency. This is further illustrated in the energy band diagram in FIG. 2B. As IR radiation passes through the vertical Schottky junction, free electrons E21′, E22′, E23′, E24′ and E25′ are emitted from silicide core 210, and pass through semiconductor core 205 to generate an electric current across the vertical Schottky junction.


It is also contemplated that light can couple into guided mode in individual vertical Schottky junctions depending on their diameter and material. By choosing a suitable material and an appropriate distribution of diameters across the array, it is contemplated that a photodetector array can result in significantly improved efficiency in quantum efficiency.


Described herein are photodetector devices and methods of making photodetector arrays. A photodetector device may include a substrate comprising a semiconductor material and one or more core structures. Each of the one or more core structures has one or more shell layers disposed thereon and extends substantially perpendicularly from the substrate. At least one of the one or more shell layers includes a metallic material. Each of the one or more core structures and the one or more shell layers form a Schottky barrier junction or a metal-insulator-semiconductor (MIS) junction. The one or more core structures may comprise essentially the same material composition as the substrate.



FIG. 3 illustrates an embodiment of a photodetector device 300 having an array of vertical Schottky junctions, according to various aspects of the present disclosure. The photodetector of such an embodiment includes a semiconductor substrate 305, a metallic layer 310 for electrical connectivity, a mounting substrate 320, and vertical Schottky junctions 350a and 350b. Vertical Schottky junctions 350a and 350b each include a semiconductor core 351, and a conducting shell layer 352.


Metallic layer 310 may be composed of any suitable metal compatible with the manufacturing process used for making photodetector device 300. For example, it is well known that aluminum (Al) provides good electrical contacts in microelectronic circuits and is compatible with most fabrication processes. On the other hand, gold (Au) or copper (Cu) may diffuse into a semiconductor substrate if the fabrication process includes a heating step, particularly if the temperature is raised above about 120° C. Gold or copper, in such instances, may not be the best choice for metallic layer 310. Suitable metals include, but are not limited to, aluminum (Al), nickel (Ni), gold (Au), silver (Ag), copper (Cu), titanium (Ti), palladium (Pd), platinum (Pt), and the like, and/or any combinations thereof.


Mounting substrate 320, in some embodiments, may include electronic circuits to detect and process the electrical signal generated by photodetector device 300.


In various embodiments, semiconductor substrate 305 may be composed of group IV semiconductors such as, for example, silicon (Si) or Germanium (Ge); group III-V semiconductors such as, for example, gallium arsenide (GaAs), aluminum arsenide (AlAs), indium phosphide (InP), and/or the like; group II-VI semiconductors such as, for example, cadmium sulfide (CdS), cadmium telluride (CdTe), zinc oxide (ZnO), and/or the like; quaternary semiconductors such as, for example, aluminum gallium arsenide (AlGaAs), indium gallium phosphide (InGaP), aluminum indium phosphide (AlInP), and/or the like; and/or any combination thereof. Semiconductor substrate 305 may be single crystalline, polycrystalline or amorphous in various embodiments. It is contemplated that semiconductor substrate 305 may be intrinsic (undoped), p-type lightly doped, p-type heavily doped, n-type lightly doped or n-type heavily doped semiconductor.


Semiconductor core 351, in various embodiments, may be composed of substantially the same material as semiconductor substrate 305. It is contemplated that semiconductor core 351 may be more heavily doped, less heavily doped, or differently doped than semiconductor substrate 305. For example, in an embodiment, semiconductor substrate 305 and semiconductor core 351 may be both intrinsic single crystal silicon. In some embodiments, semiconductor substrate 305 and semiconductor core 351 are portions of a single crystal such that there is substantially no grain boundary between semiconductor substrate 305 and semiconductor core 351.


Conducting shell layer 352, in various embodiments, may be composed of a metallic material such as a metal or a metal-semiconductor alloy such as, for example, a metal silicide. Without wishing to be bound by theory, it is contemplated that a Schottky barrier junction formed between a semiconductor and a metal-semiconductor alloy may have a lower potential barrier than a Schottky barrier junction formed between a metal and a semiconductor. Semiconductor-alloy Schottky barrier junctions may, therefore, generate higher currents than semiconductor-metal Schottky barrier junctions for radiation of the same wavelength. Thus, it may be advantageous, in some embodiments, to use a metal-semiconductor alloy for conducting shell layer 352.


In some embodiments, conducting shell layer 352 may be composed of a metal such as, for example, platinum (Pt), titanium (Ti), palladium (Pd), iridium (Ir), nickel (Ni), cobalt (Co), tungsten (W), chromium (Cr), beryllium (Be), and the like, and/or any combinations thereof. In some embodiments, semiconductor substrate 305 and semiconductor core 351 may be composed of silicon. In such embodiments, conducting shell layer 352 may be composed of a metal-semiconductor alloy (e.g., metal silicide) such as, for example, PtSi, Pt2Si, PdSi, Pd2Si, NiSi, Ni2Si, CoSi2, IrSi, IrSi3, WSi2, CrSi, CrSi2, TiSi, TiSi2, BeSi, Be2Si, and the like, and/or any combination thereof.


Vertical Schottky junctions 350a and 350b may, in some embodiments, additionally include optical clad layer 353 that substantially encapsulates conducting shell layer 352. Optical clad layer 353 in such embodiments may improve the efficiency of photodetector device 300 by creating an optical waveguide effect and preventing the radiation coupled to vertical Schottky junctions 350a and 350b from scattering out. Suitable materials for optical clad layer 353 include transparent polymers having a refractive index lower than that of the individual vertical Schottky junction, such as, for example, polydimethyl siloxane (PDMS), polymethyl methacrylate (PMMA), polyethylene terephthalate (PET), and the like, and/or any combinations thereof. Other suitable materials include, but are not limited to, Al2O3, HfO2, SiO2, MgF2, SnO, doped SnO, ZnO, doped ZnO, and the like, and/or any combinations thereof.


As discussed elsewhere herein, it may be advantageous in some embodiments to have a lower potential barrier for the Schottky barrier junction. A low potential barrier, however, may cause the photodetector device to be sensitive to low levels of radiation resulting in a low signal-to-noise ratio (SNR). Thus, for some applications of the photodetector device, a low potential barrier may be undesirable. Without wishing to be bound by theory, it is contemplated that the potential barrier for a Schottky barrier junction may be increased by introducing a thin dielectric layer between the semiconductor core and the conducting shell layer to form a core-shell metal-insulator-semiconductor (MiS) junction. Such a thin dielectric layer may reduce the “dark current” or noise from the individual vertical Schottky junctions' output.



FIG. 4 illustrates an embodiment of a photodetector device 400 having an array of vertical MiS junctions, according to various aspects of the present disclosure. The photodetector of such an embodiment includes a semiconductor substrate 405, a metallic layer (not explicitly shown) for electrical connectivity, a mounting substrate (not explicitly shown), and vertical MiS junctions 450a and 450b. Vertical MiS junctions 450a and 450b each include a semiconductor core 451, an insulating layer 455, and a conducting shell layer 452.


Metallic layer 410 may be composed of any suitable metal compatible with the manufacturing process used for making photodetector device 400. Examples of suitable metals are provided elsewhere herein. As discussed elsewhere herein, mounting substrate 420, in some embodiments, may include electronic circuits to detect and process the electrical signal generated by photodetector device 400.


In various embodiments, semiconductor substrate 405 may be composed of group IV semiconductors such as, for example, silicon (Si) or Germanium (Ge); group III-V semiconductors such as, for example, gallium arsenide (GaAs), aluminum arsenide (AlAs), indium phosphide (InP), and/or the like; group II-VI semiconductors such as, for example, cadmium sulfide (CdS), cadmium telluride (CdTe), zinc oxide (ZnO), and/or the like; quaternary semiconductors such as, for example, aluminum gallium arsenide (AlGaAs), indium gallium phosphide (InGaP), aluminum indium phosphide (AlInP), and/or the like; and/or any combination thereof. Semiconductor substrate 405 may be single crystalline, polycrystalline or amorphous in various embodiments. It is contemplated that semiconductor substrate 405 may be intrinsic (undoped), p-type lightly doped, p-type heavily doped, n-type lightly doped or n-type heavily doped semiconductor.


Semiconductor core 451, in various embodiments, may be composed of substantially the same material as semiconductor substrate 405. It is contemplated that semiconductor core 451 may be more heavily doped, less heavily doped, or differently doped than semiconductor substrate 405. For example, in an embodiment, semiconductor substrate 405 and semiconductor core 451 may be both intrinsic single crystal silicon. In some embodiments, semiconductor substrate 405 and semiconductor core 451 are portions of a single crystal such that there is substantially no grain boundary between semiconductor substrate 405 and semiconductor core 451.


As in case of photodetector 300, conducting shell layer 452 of photodetector device 400 may be composed of any suitable metal, conducting alloy, or metal-semiconductor alloy. Examples of suitable metals include, but are not limited to, platinum (Pt), titanium (Ti), palladium (Pd), iridium (Ir), nickel (Ni), cobalt (Co), tungsten (W), chromium (Cr), beryllium (Be), and the like, and/or any combinations thereof. Examples of metal-semiconductor alloy include, but are not limited to, PtSi, Pt2Si, PdSi, Pd2Si, NiSi, Ni2Si, CoSi2, IrSi, IrSi3, WSi2, CrSi, CrSi2, TiSi, TiSi2, BeSi, Be2Si, and the like, and/or any combination thereof.


As discussed elsewhere herein, including insulating layer 455 may advantageously reduce noise by increasing the potential barrier between the semiconductor core and the conducting shell layer. Any suitable insulating material may be used for providing insulating layer 455. It will be understood by one of ordinary skill in the art that factors such as compatibility with fabrication process and other materials used in fabricating the device determine the suitability of the insulating material. For example, if the semiconductor core is silicon, the insulating layer can be silicon dioxide (SiO2) or silicon nitride (Si3N4). Other examples of materials suitable for insulating layer 451 include, but are not limited to, oxides such as Al2O3, HfO2, MgF2, SnO2, ZnO, and the like; various transparent polymers such as PDMS, PMMA, PET, and the like; and/or any combinations thereof. It is desirable that insulating layer 455 be transparent, at least to IR radiation. Thickness of insulating layer 455 is determined by various factors such as, for example, material used for the layer, wavelength or range of wavelengths that are to be detected by photodetector device 400, materials used for semiconductor core 451 and/or conducting shell layer 452, and the like.


As in case of photodetector 300, the vertical MiS junctions 450a and 450b of photodetector 400, may, in some embodiments, additionally include optical clad layer 453 that substantially encapsulates conducting shell layer 452. Suitable materials for optical clad layer 453 include transparent polymers having a refractive index lower than that of the individual vertical MiS junction, such as, for example, polydimethyl siloxane (PDMS), polymethyl methacrylate (PMMA), polyethylene terephthalate (PET), and the like, and/or any combinations thereof. Other suitable materials include, but are not limited to, Al2O3, HfO2, SiO2, MgF2, SnO, doped SnO, ZnO, doped ZnO, and the like, and/or any combinations thereof.


In general, the semiconductor core of the photodetector device may have any shape or size. For example, a cross-section of the semiconductor core may have a shape of a circle, an ellipse, a convex polygon, a mesh, and the like, or any combination thereof. Likewise, the semiconductor core may be shaped as a cylinder, a frustum, a cone, a prism, and the like, and/or any combination thereof.


Because the probability of carrier generation increases, the longer the radiation propagates through the semiconductor core, it may be advantageous to provide the semiconductor cores an aspect ratio greater than one. Aspect ratio is typically defined as the ratio of a dimension perpendicular to the substrate to a dimension parallel to the substrate. In case of the photodetector devices described herein, the aspect ratio may be defined as the ratio of height to diameter of the semiconductor core structures. As aspect ratio greater than one, thus, may result in increasing the quantum efficiency of the photodetector device by enhancing the optical waveguide effect of the core structures. Another approach to enhancing the optical waveguide effect may be to provide rounded or tapered ends to the semiconductor core structures. Such structure may be advantageous by reflecting the back-scattered light back into the core structure and further improving the quantum efficiency of the photodetector device.


Embodiments illustrating the methods and materials used may be further understood by reference to the following non-limiting examples:


EXAMPLES
Example 1
A Pillar-Structured IR Detector Having a Schottky Barrier Junction


FIG. 5 illustrates a pillar-structured IR detector 500, having an array of vertical Schottky junctions. The IR detector illustrated in FIG. 5 includes a silicon substrate 505 having a thickness of about 1 μm to about 50 μm, a metallic layer 510 for electrical connectivity having a thickness of about 50 nm to about 20 μm, a mounting substrate 520 having CMOS read-out circuitry (not explicitly shown) embedded therein, and vertical Schottky junctions 550a and 550b. Vertical Schottky junctions 550a and 550b each include a silicon core 551 having a diameter of about 0.1 μm to about 10 μm, and a metal silicide shell layer 552 having a thickness of about 2 nm to about 50 nm. IR detector 500 further includes a transparent (e.g., SiO2) clad layer 553 having a thickness of about 50 nm to about 600 nm.


One of ordinary skill in the art will understand that the ranges for various dimensions and metals for the various metallic layers provided in this example are merely representative and not limiting. One of ordinary skill in the art will also understand that the dimensions may vary within that range for a same device or between different devices. For example, in a particular detector, the diameter of various core structures may vary within the range. Likewise, one of ordinary skill in the art will understand that the potential barrier between the metal (and/or metal silicide) and semiconductor determines the wavelength of light detected by the junction. Thus, metal used for a metallic layer may also be varied so as to sense a wide range of wavelengths. For example, a Pt-n-type Si junction has a Schottky barrier potential of about 0.85 eV and thus, detects light of a wavelength of up to about 1.5 μm (visible to near IR), whereas a Pt-p-type Si junction has a Schottky barrier potential of about 0.25 eV and thus, detects light of a wavelength of up to about 5 μm (which is well into far IR). In other words, one of ordinary skill in the art will recognize each pixel may have a different metallic layer so as to sense a wide range of IR wavelengths.



FIG. 6 illustrates the various fabrication steps used for making pillar-structured IR detector 500 illustrated in FIG. 5. FIG. 6A illustrates a photoresist (PR) (illustrated by 6001) deposited by spin coating on the top surface of a crystalline silicon substrate (illustrated by 6002) having a heavily doped bottom region (illustrated by 6003). FIG. 6B illustrates a pattern of openings (illustrated by 6011) through which substrate 6002 is exposed. The pattern of openings is obtained via a lithography step. The openings can be circular, elliptical, or any desired convex polygonal shape.


This is followed by deposition of an etch mask layer (illustrated by 6012 in FIG. 6C) over the remaining portion of the PR as well as on the exposed region of the substrate. Etch mask layer 6012 can be a metal such as Al, Cr, Au, and the like, and/or a dielectric such as SiO2, Si3N4, and the like and can be deposited using any suitable process physical evaporation such as, thermal evaporation, electron-beam evaporation, sputtering, and the like, and/or chemical deposition such as chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), and the like.


The remainder of PR is then lifted-off by a suitable solvent (e.g., acetone, or the like) and ashed in a resist asher to leave behind etch-mask layer 6012 directly on substrate 6002 (as illustrated in FIG. 6D) such that a portion of the substrate remains exposed. The exposed portion of the substrate is etched using a suitable dry or wet etch method to a desired depth to form pillar structures 6050a and 6050b (as illustrated in FIG. 6E). These pillar structures form silicon core 551 for vertical Schottky junctions 550a and 550b of IR detector 500. Examples of a dry etch process include, but are not limited to, inductively coupled plasma reactive ion etch (ICP RIE) process, or Bosch process. Examples of wet etch process include, but are not limited to, metal assisted chemical etch (MACE) process. One of ordinary skill in the art will be able to choose a suitable etch process depending on other factors such as the particular materials being used and the desired dimensions of various structures to be fabricated.



FIG. 6F illustrates pillar structures 6050a and 6050b after removal of the etch mask layer. Removal of the etch mask layer can be achieved using any suitable wet or dry etch process depending on the particular material of the etch mask layer.


A thin metal layer 6060 is then isotropically deposited on the structure such that the metal layer is deposited on at least a portion of the sidewalls of pillar structures 6050a and 6050b (as illustrated in FIG. 6G). Examples of suitable metals that can be deposited include, but are not limited to, Pt, Ti, Pd, Ir, Ni, Co, W, Cr, Be, and the like, and/or any combination thereof. Thickness of the metal layer can range from about 2 nm to about 50 nm. Any suitable method known in the art for isotropic deposition of metal may be used here. Examples include, but are not limited to, CVD, electroless deposition, atomic layer deposition (ALD), thermal evaporation, sputtering, e-beam evaporation, and the like.



FIG. 6H illustrates a metal silicide layer 6060S on structures 6050a and 6050b. Following metal deposition the substrate is annealed at a suitable temperature for a suitable period of time to allow the metal layer to interact with the silicon to form a metal silicide layer. Depending on factors such as the deposited metal, the amount and type of dopants present in the substrate crystal, the environment (e.g., inert gas, or reactive gas), and so forth, some silicides can form at temperatures as low as 100° C. In other cases significantly higher temperatures, e.g. 1000° C., may be required to form the silicide. The substrate can be annealed for as time as short as 10 seconds or as long as several minutes depending on the thickness of the metal layer and the particular metal. In some cases, the annealing process may have to be performed in multiple steps to ensure that all of the metal has been silicized. The silicide may be amorphous or epitaxial depending on the various parameters of the process of silicide formation. Any method known in the art may be used for annealing. For example, in one process, laser annealing may be used for providing the thermal energy to a localized area such that other portions of the device are not heated. The metal silicide forms a vertical Schottky barrier junction with silicon of substrate.



FIG. 6I illustrates a metal layer 6020 deposited on the back-surface of the substrate. Metal layer 6020 may include any suitable metal such as, for example, Al, Ni, Au, Ag, Cu, Ti, Pd, or combination thereof. Any suitable method known in the art may be used for depositing metal layer 6020 on the back surface. Examples of suitable methods include, but are not limited to, sputtering, pulsed laser deposition, CVD, thermal evaporation, electron-beam evaporation, and the like, or any combination thereof.



FIG. 6J illustrates an optical clad 6030 (e.g., SiO2) deposited on the vertical Schottky barrier junction. While an optical clad layer of SiO2 is illustrated herein, suitable materials for optical clad 6030 include, but are not limited to, transparent polymers such as polydimethyl siloxane (PDMS), polymethyl methacrylate (PMMA), polyethylene terephthalate (PET), and the like, and/or any combinations thereof; and doped or undoped metal oxides such as, Al2O3, HfO2, SiO2, MgF2, SnO, doped SnO, ZnO, doped ZnO, and the like, and/or any combinations thereof. Any suitable method may be used for depositing optical clad 6030. For example, transparent polymers may be spin-coated and metal oxides may be deposited using CVD.


Example 2
A Pillar-Structured IR Detector Having a MiS Junction


FIG. 7 illustrates a pillar-structured IR detector 700, having an array of vertical MiS junctions. The IR detector illustrated in FIG. 7 includes a silicon substrate 705 having a thickness of about 1 μm to about 50 μm, a metallic layer (not explicitly shown) for electrical connectivity having a thickness of about 50 nm to about 20 μm, a mounting substrate (not explicitly shown) having CMOS read-out circuitry (not explicitly shown) embedded therein, and vertical MiS junctions 750a and 750b. Vertical MiS junctions 750a and 750b each include a silicon core 751 having a diameter of about 0.1 μm to about 10 μm, an insulating layer 755 disposed on silicon core 751 and having a thickness of about 0.5 nm to about 10 nm, and a metal silicide layer 752 disposed on insulator layer 755 and having a thickness of about 2 nm to about 50 nm. IR detector 700 further includes a transparent (e.g., SiO2) clad layer 753 having a thickness of about 50 nm to about 600 nm.


One of ordinary skill in the art will understand that the ranges for various dimensions and metals for the various metallic layers provided in this example are merely representative and not limiting. One of ordinary skill in the art will also understand that the dimensions may vary within that range for a same device or between different devices. For example, in a particular detector, the diameter of various core structures may vary within the range. Likewise, one of ordinary skill in the art will understand that the potential barrier between the metal (and/or metal silicide) and semiconductor determines the wavelength of light detected by the junction. Thus, metal used for a metallic layer may also be varied so as to sense a wide range of wavelengths. For example, a Pt-n-type Si junction has a Schottky barrier potential of about 0.85 eV and thus, detects light of a wavelength of up to about 1.5 μm (visible to near IR), whereas a Pt-p-type Si junction has a Schottky barrier potential of about 0.25 eV and thus, detects light of a wavelength of up to about 5 μm (which is well into far IR). In other words, one of ordinary skill in the art will recognize each pixel may have a different metallic layer so as to sense a wide range of IR wavelengths.



FIG. 8 illustrates the various fabrication steps used for making pillar-structured IR detector 700 illustrated in FIG. 7. Similar fabrication process can be used for making IR detector 700 as one used for making IR detector 500 and illustrated in FIG. 6. Particularly, the steps for obtaining silicon core 751 of IR detector 700 are identical to steps for obtaining silicon pillar structures 6050a and 6050b (as illustrated by FIGS. 6A-6F). These pillar structures form silicon core 751 for vertical MiS junctions 750a and 750b of IR detector 700.


A thin insulating layer 8055 (as illustrated in FIG. 8A) of a suitable insulator such as, for example, silicon dioxide, is then isotropically deposited using a suitable method. Insulating layer 8055 is deposited such that at least a portion of the sidewalls of pillar structures 8050a and 8050b are covered by the insulator. Suitable insulator materials include, but are not limited to, SiO2, Si3N4, Al2O3, HfO2, and the like, and/or any combinations thereof. Suitable methods for depositing the insulator include, but are not limited to, atomic layer deposition (ALD), PECVD, thermal oxidation, and the like. Typical thickness of thin insulating layer 8055 can range from about 0.5 nm to about 10 nm.


This is followed by isotropically depositing a nanocrystalline layer 8060S (as illustrated in FIG. 8B) of silicon using a suitable method such as PECVD or LPCVD. Nanocrystalline layer 8060S is deposited to substantially encapsulate thin insulating layer 7055 and may have a thickness in the range of about 1 nm to about 10 nm.



FIG. 8C illustrates a metal layer 8060M isotropically deposited on nanocrystalline layer 8060S so as to substantially encapsulate nanocrystalline layer 8060S. Examples of suitable metals that can be deposited include, but are not limited to, Pt, Ti, Pd, Ir, Ni, Co, Cu, W, Cr, Be, and the like, and/or any combination thereof. Thickness of the metal layer can range from about 2 nm to about 50 nm. Any suitable method known in the art for isotropic deposition of metal may be used here. Examples include, but are not limited to, CVD, electroless deposition, atomic layer deposition (ALD), thermal evaporation, sputtering, e-beam evaporation, and the like.



FIG. 8D illustrates a metal silicide layer 8060MS on structures 8050a and 8050b. Following metal deposition, the substrate is annealed at a suitable temperature for a suitable period of time to allow the metal layer to interact with nanocrystalline layer 8060S to form metal silicide layer 8060MS. Depending on factors such as the deposited metal, the amount and type of dopants present in the substrate crystal, the environment (e.g., inert gas, or reactive gas), and so forth, some silicides can form at temperatures as low as 100° C. In other cases significantly higher temperatures, e.g. 1000° C., may be required to form the silicide. The substrate can be annealed for as time as short as 10 seconds or as long as several minutes depending on the thickness of the metal layer and the particular metal. In some cases, the annealing process may have to be performed in multiple steps to ensure that all of the metal has been silicized. The silicide may be amorphous or epitaxial depending on the various parameters of the process of silicide formation. Any method known in the art may be used for annealing. For example, in one process, laser annealing may be used for providing the thermal energy to a localized area such that other portions of the device are not heated. The metal silicide together with thin insulating layer 8055 forms a vertical MiS junction with the semiconductor of the semiconductor core.


In an embodiment, the process for forming the vertical MiS junction described herein may be modified by depositing metal layer 8060M directly on thin insulating layer 8055 to form the vertical MiS junction. In such an embodiment, the step of depositing silicon can be omitted. Likewise, the annealing step can also be omitted.


This is followed by depositing of a metal layer 8020 (illustrated in FIG. 8E) deposited on the back-surface of the substrate. Metal layer 8020 may include any suitable metal such as, for example, Al, Ni, Au, Ag, Cu, Ti, Pd, or combination thereof. Any suitable method known in the art may be used for depositing metal layer 8020 on the back surface. Examples of suitable methods include, but are not limited to, sputtering, pulsed laser deposition, CVD, thermal evaporation, electron-beam evaporation, and the like, or any combination thereof. Metal layer 8020 acts as a backside contact for the IR detector.



FIG. 8F illustrates an optical clad 8030 (e.g., SiO2) deposited on the vertical Schottky barrier junction. While an optical clad layer of SiO2 is illustrated herein, suitable materials for optical clad 8030 include, but are not limited to, transparent polymers such as polydimethyl siloxane (PDMS), polymethyl methacrylate (PMMA), polyethylene terephthalate (PET), and the like, and/or any combinations thereof; and doped or undoped metal oxides such as, Al2O3, HfO2, SiO2, MgF2, SnO, doped SnO, ZnO, doped ZnO, and the like, and/or any combinations thereof. Any suitable method may be used for depositing optical clad 8030. For example, transparent polymers may be spin-coated and metal oxides may be deposited using CVD.


Example 3
A Pillar-Structured IR Detector Having a MiS Junction on an ROIC Chip


FIG. 9 illustrates the various fabrication steps used for making pillar-structured IR detector 700 illustrated in FIG. 7. Similar fabrication process can be used for making IR detector 700 as one used for making IR detector 500 and illustrated in FIG. 6. Particularly, the steps for obtaining silicon core 751 of IR detector 700 are identical to steps for obtaining silicon pillar structures 6050a and 6050b (as illustrated by FIGS. 6A-6F). These pillar structures form silicon core 751 for vertical MiS junctions 750a and 750b of IR detector 700.


In this example, an SOI wafer is used as a substrate (instead of the single crystal silicon substrate). The top semiconductor layer of the SOI wafer may be, for example, a heavily doped silicon layer having a thickness of about 0.5 μm. The buried insulator may be silicon dioxide having a thickness of about 1 μm, for example.


A thin insulating layer 9055 (as illustrated in FIG. 9A) of a suitable insulator such as, for example, silicon dioxide, is then isotropically deposited using a suitable method. Insulating layer 9055 is deposited such that at least a portion of the sidewalls of pillar structures 9050a and 9050b are covered by the insulator. Suitable insulator materials include, but are not limited to, SiO2, Si3N4, Al2O3, HfO2, and the like, and/or any combinations thereof. Suitable methods for depositing the insulator include, but are not limited to, atomic layer deposition (ALD), PECVD, thermal oxidation, and the like. Typical thickness of thin insulating layer 9055 can range from about 0.5 nm to about 10 nm.


A transparent polymer 9058 (as illustrated in FIG. 9B) is then disposed on the substrate so as to encapsulate pillar structures 9050a and 9050b. Any suitable transparent polymer such as, for example, PMMA or PDMS can be used for this process step. Transparent polymer 9058 is then cured at a suitable temperature (depending on the particular polymer used) so as to harden the polymer.


The encapsulated structure illustrated in FIG. 9B is then detached from the substrate by etching away the buried insulator using a suitable etchant (e.g., HF for silicon dioxide as the buried insulator) as illustrated in FIG. 9C. This is followed by partial removal of transparent polymer 9058 as illustrated in FIG. 9D such that at least a portion of each pillar structure is not encapsulated by the polymer. The polymer can be removed using any suitable step such as, for example, exposure to oxygen plasma, or a dry etch process.


A metal layer 9020M is deposited on pillar structures 9050a and 9050b as illustrated in FIG. 9E. Any suitable metal may be deposited in this step. Examples of suitable metals that can be deposited include, but are not limited to, Pt, Ti, Pd, Ir, Ni, Co, W, Cr, Be, and the like, and/or any combination thereof. Thickness of the metal layer can range from about 2 nm to about 50 nm. Any suitable method known in the art for isotropic deposition of metal may be used here. Examples include, but are not limited to, CVD, electroless deposition, atomic layer deposition (ALD), thermal evaporation, sputtering, e-beam evaporation, and the like.


Because the polymer material can be easily deformed on heating, a localized annealing (such as, for example, laser annealing) may be applied to metal layer 9020M such that a portion of metal layer 9020M in contact with pillar structures 9050a and 9050b is silicized to form a metal silicide layer 9020MS. The rest of the metal is layer is etched away using a suitable etchant depending on the particular metal used (as illustrated in FIG. 9F).


This is followed by aligning the pillar array on a pixel pad of an read-out integrated circuit (ROIC) chip 9090, as illustrated in FIG. 9G, and glued to the pixel pad using a suitable metallic glue 9110 such that the silicized portion 9020MS of the pillars is in contact with the metal contacts 9115 of the pixel pad. Suitable metallic glues may include, for example, silver paste or molten indium. The structure, in some cases, may be annealed to ensure a firm bond with ROIC chip 9090. Encapsulating transparent polymer 9058 may then be removed using any suitable method described herein.



FIG. 9H illustrates an insulating layer 9100 deposited between pillar structures 9050a and 9050b so as to insulate metal contacts 9115. This is followed by isotropically depositing a metal or a metal silicide layer 9060M or 9060MS (illustrated in FIG. 9I) as in Examples 1 and 2, to form the vertical MiS junctions.


An optical clad layer 9030 may then be deposited as in Examples 1 and 2 to form the IR detector.



FIG. 10 depicts an IR detector 1000 on an ROIC chip, fabricated using the process described with respect FIGS. 9H-9P. IR detector 1000 includes an array of vertical MiS junctions aligned with the pixels of the ROIC chip.


Example 4
A Pillar-Structured IR Detector Having a Monolithic MiS Junction on an ROIC Chip


FIGS. 11A-11J schematically illustrate various steps during the fabrication of a pillar-structured IR detector 700 on the backside of an ROIC chip.



FIG. 11A illustrates an ROIC chip 1199 following a back-side thinning process. The back-side thinning can be achieved using any known process such as, for example, chemo-mechanical polishing. One of skill in the art will understand that while care must be taken that the front side of chip 1199 is well protected so as not to ruin the electronics inside, processes such as etching and ion milling may also be used under appropriate process parameters. This is equally applicable to any of the other processes used in the fabrication of pillar-structured IR detector detailed below. Likewise, one of ordinary skill in the art will understand that the bulk of the back-side of ROIC chip 1199 may be a p-type semiconductor, an n-type semiconductor or an intrinsic semiconductor.


Photoresist (PR) 1101 (illustrated in FIG. 11B) is deposited by spin coating on the back-side top surface ROIC chip 1199 using any known process such as, for example, spin-coating, or spray-coating. FIG. 11C illustrates a pattern of openings (illustrated by 1111) through which the thinned back-side substrate 1102 of ROIC chip 1199 is exposed. The pattern of openings is obtained via a lithography step. The openings can be circular, elliptical, or any desired convex polygonal shape.


This is followed by deposition of an etch mask layer (illustrated by 1112 in FIG. 11D) over the remaining portion of the PR as well as on the exposed region of the substrate. Etch mask layer 1112 can be a metal such as Al, Cr, Au, and the like, and/or a dielectric such as SiO2, Si3N4, and the like and can be deposited using any suitable process physical evaporation such as, thermal evaporation, electron-beam evaporation, sputtering, and the like, and/or chemical deposition such as chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), and the like.


The remainder of PR is then lifted-off by a suitable solvent (e.g., acetone, or the like) and ashed in a resist asher to leave behind etch-mask layer 1112 directly on substrate 1102 (as illustrated in FIG. 11E) such that a portion of the substrate remains exposed. The exposed portion of the substrate is etched using a suitable dry or wet etch method to a desired depth to form pillar structures 1150a and 1150b (as illustrated in FIG. 11F). These pillar structures form semiconductor core 751 for vertical MiS junctions 750a and 750b of IR detector 700. Examples of a dry etch process include, but are not limited to, inductively coupled plasma reactive ion etch (ICP RIE) process, or Bosch process. Examples of wet etch process include, but are not limited to, metal assisted chemical etch (MACE) process. One of ordinary skill in the art will be able to choose a suitable etch process taking into account the need to protect the electronics in ROIC chip 1199 and also depending on factors such as the particular materials being used and the desired dimensions of various structures to be fabricated.



FIG. 11G illustrates pillar structures 1150a and 1150b after removal of the etch mask layer. Removal of the etch mask layer can be achieved using any suitable wet or dry etch process depending on the particular material of the etch mask layer.


A thin insulating layer 1155 (as illustrated in FIG. 8B) of a suitable insulator such as, for example, silicon dioxide, is then isotropically deposited using a suitable method. Insulating layer 1155 is deposited such that at least a portion of the sidewalls of pillar structures 1150a and 1150b are covered by the insulator. Suitable insulator materials include, but are not limited to, SiO2, Si3N4, Al2O3, HfO2, and the like, and/or any combinations thereof. Suitable methods for depositing the insulator include, but are not limited to, atomic layer deposition (ALD), PECVD, thermal oxidation, and the like. Typical thickness of thin insulating layer 1155 can range from about 0.5 nm to about 10 nm.



FIG. 111 illustrates a metal (or a metal silicide) layer 1160M isotropically deposited on thin insulating layer 1155. Examples of suitable metals that can be deposited include, but are not limited to, Pt, Ti, Pd, Ir, Ni, Co, Cu, W, Cr, Be, and the like, and/or any combination thereof. Suitable metal silicides include, but are not limited to, PtSi, Pt2Si, PdSi, Pd2Si, NiSi, Ni2Si, CoSi2, IrSi, IrSi3, WSi2, CrSi, CrSi2, TiSi, TiSi2, BeSi, Be2Si, or any combinations thereof. Thickness of metal (or a metal silicide) layer 1160M can range from about 2 nm to about 50 nm. Any suitable method known in the art for isotropic deposition of metal may be used here. Examples include, but are not limited to, CVD, electroless deposition, atomic layer deposition (ALD), thermal evaporation, sputtering, e-beam evaporation, and the like.



FIG. 11J illustrates an optical clad 1130 (e.g., SiO2) deposited on the vertical MiS junctions. While an optical clad layer of SiO2 is illustrated herein, suitable materials for optical clad 1130 include, but are not limited to, transparent polymers such as polydimethyl siloxane (PDMS), polymethyl methacrylate (PMMA), polyethylene terephthalate (PET), and the like, and/or any combinations thereof; and doped or undoped metal oxides such as, Al2O3, HfO2, SiO2, MgF2, SnO, doped SnO, ZnO, doped ZnO, and the like, and/or any combinations thereof. Any suitable method may be used for depositing optical clad 1130. For example, transparent polymers may be spin-coated and metal oxides may be deposited using CVD.



FIG. 12 illustrates a monolithic IR detector 1200 on an ROIC chip, fabricated using the process described with respect FIGS. 11A-11J. IR detector 1200 includes an array 1250 of vertical MiS junctions aligned with the pixels of 1299 ROIC chip.


The foregoing detailed description has set forth various embodiments of the devices and/or processes by the use of diagrams, flowcharts, and/or examples. Insofar as such diagrams, flowcharts, and/or examples contain one or more functions and/or operations, it will be understood by those within the art that each function and/or operation within such diagrams, flowcharts, or examples can be implemented, individually and/or collectively, by a wide range of hardware, software, firmware, or virtually any combination thereof.


The subject matter herein described sometimes illustrates different components contained within, or connected with, different other components. It is to be understood that such depicted architectures are merely exemplary, and that in fact many other architectures can be implemented which achieve the same functionality. In a conceptual sense, any arrangement of components to achieve the same functionality is effectively “associated” such that the desired functionality is achieved. Hence, any two components herein combined to achieve a particular functionality can be seen as “associated with” each other such that the desired functionality is achieved, irrespective of architectures or intermediate components.


With respect to the use of substantially any plural and/or singular terms herein, those having skill in the art can translate from the plural to the singular and/or from the singular to the plural as is appropriate to the context and/or application. The various singular/plural permutations may be expressly set forth herein for sake of clarity.


While various aspects and embodiments have been disclosed herein, other aspects and embodiments will be apparent to those skilled in the art. The various aspects and embodiments disclosed herein are for purposes of illustration and are not intended to be limiting, with the true scope and spirit being indicated by the following claims.

Claims
  • 1. A device comprising: a substrate; andone or more core structures, each having one or more shell layers disposed at least on a portion of a sidewall of the core structure, each of the one or more core structures extending substantially perpendicularly from the substrate,wherein each of the one or more core structures and at least one of the one or more shell layers disposed thereon form a metal-insulator-semiconductor (MiS) junction; andthe device is configured to generate an electrical signal upon exposure to infrared radiation.
  • 2. The device of claim 1, wherein at least one of the one or more shell layers comprise a material having substantially no band-gap.
  • 3. The device of claim 1, wherein the substrate comprises a semiconductor material.
  • 4. The device of claim 1, wherein the one or more core structures comprise essentially the same material composition as the substrate.
  • 5. The device of claim 1, wherein the one or more core structures and the substrate have substantially no grain boundary therebetween.
  • 6. The device of claim 1, wherein the substrate comprises one or more of a group IV single crystalline semiconductor, a group IV polycrystalline semiconductor, a single crystalline group III-V semiconductor, a single crystalline group II-VI semiconductor, and a single crystalline quaternary semiconductor.
  • 7. The device of claim 1, wherein the at least one of the one or more shell layers comprises a metal or a metallic silicide.
  • 8. The device of claim 7, wherein the metal comprises one or more of Pt, Pd, Ni, Co, It, W, Cr, Cu, Be, and Ti.
  • 9. The device of claim 7, wherein the metallic silicide comprises one or more of PtSi, Pt2Si, PdSi, Pd2Si, NiSi, Ni2Si, CoSi2, IrSi, IrSi3, WSi2, CrSi, CrSi2, TiSi, TiSi2, and BeSi.
  • 10. The device of claim 1, wherein the one or more shell layers comprise at least two layers, at least one being an insulator.
  • 11. The device of claim 10, wherein the insulator comprises one or more of Al2O3, Si3N4, HfO2 and SiO2.
  • 12. The device of claim 1, further comprising a clad disposed on each of the one or more core structures such that the clad substantially encapsulates the one or more core structures.
  • 13. The device of claim 12, wherein the clad comprises a transparent material comprising one or more of Al2O3, HfO2, SiO2, MgF2, In-doped SnO, Al-doped ZnO, and a transparent polymer.
  • 14. The device of claim 1, wherein at least a portion of the one or more core structures at an end opposite the substrate is rounded or tapered.
  • 15. The device of claim 1, wherein an aspect ratio of each of the one or more core structures is greater than one.
  • 16. The device of claim 1, wherein the one or more core structures have a cross-section including one or more of a circle, an ellipse, a convex polygon, and a mesh.
  • 17. The device of claim 1, further comprising an electronic circuit, in electrical communication with the device, configured to process the electrical signal.
  • 18. The device of claim 1, further comprising an optical filter configured to filter out visible light from radiation incident on the device.
  • 19. A method of making the device of claim 1, the method comprising: making the one or more core structures;disposing a metallic material to substantially encapsulate an extending portion of each of the one or more core structures; andproviding thermal energy to the one or more core structures such that the metallic material interacts with a material of the one or more core structures to form an alloy or a compound layer on each of the one or more core structures.
  • 20. The method of claim 19, further comprising: disposing an insulating material on each of the one or more core structures to substantially encapsulate the extending portion of each of the one or more core structures; anddisposing, following the disposing of the insulating material, a semiconductor material on each of the one or more core structures to substantially encapsulate the extending portion of each of the one or more core structures,wherein disposing the insulating material and disposing the semiconductor is performed prior to disposing the metallic material.
  • 21. The method of claim 19, further comprising: disposing an insulating material on each of the one or more core structures to substantially encapsulate the extending portion of each of the one or more core structures;disposing, following the disposing of the insulating material, a transparent polymer material such that each of the one or more core structures is substantially encapsulated and a space between the one or more core structures is substantially filled;separating the one or more core structures along with the transparent polymer material from the substrate;removing at least a portion of the transparent polymer material such that at least a portion of the one or more core structures is not encapsulated by the transparent polymer material; anddisposing a metallic material such that at least a portion of each of the one or more core structures not encapsulated by the transparent polymer material is encapsulated by the metallic material.
  • 22. The method of claim 21, further comprising: aligning the one or more structures on a pixel array such that each of the one or more structures aligns with at least one pixel; andjoining the one or more structures with the pixel array.
  • 23. The method of claim 19, wherein providing thermal energy comprises laser annealing the device to locally increase a temperature of the one or more core structures.
  • 24. A photodetector device comprising: a substrate; andone or more structures, each extending substantially perpendicularly from the substrate, and each having a core-shell junction along at least a portion of a sidewall of the structure,wherein the core-shell junction is configured to generate an electrical signal upon exposure to incident electromagnetic radiation; Wherein the core-shell junction comprises a metal-insulator-semiconductor (MIS) junction; andthe device is configured to generate an electrical signal upon exposure to infrared radiation.
  • 25. The device of claim 24, wherein the core-shell junction comprises a potential-barrier for charge carriers crossing the core-shell junction.
  • 26. The device of claim 24, wherein the substrate and the one or more structures have substantially no grain boundary therebetween.
  • 27. The device of claim 24, wherein an aspect ratio of each of the one or more structures is greater than one.
  • 28. The device of claim 24, wherein each of the one or more structures having one or more shell layers disposed at least on a portion of a sidewall of the structure, at least one of the one or more shell layers comprising a material having substantially no band-gap.
  • 29. The device of claim 24, further comprising an electronic circuit, in electrical communication with the device, configured to process the electrical signal.
  • 30. An imaging device comprising: a substrate;an array of core structures, each of the core structures having one or more shell layers disposed at least on a portion of a sidewall of each of the core structures, each of the core structures extending substantially perpendicularly from the substrate,wherein each of the core structures and the one or more shell layers form a core-shell junction configured to generate an electrical signal upon exposure to incident electromagnetic radiation;a pixel array, wherein each of the pixels comprises the array of core structures;and an electronic circuit, in electrical communication with the pixel array, configured to process the electrical signal;Wherein the core-shell junction comprises a metal-insulator-semiconductor (MIS) junction; and the device is configured to generate an electrical signal upon exposure to infrared radiation.
  • 31. The imaging device of claim 30, wherein the core-shell junction comprises a potential-barrier for charge carriers crossing the core-shell junction.
  • 32. The imaging device of claim 30, wherein the substrate and the one or more core structures have substantially no grain boundary therebetween.
  • 33. The imaging device of claim 30, wherein an aspect ratio of each of the one or more core structures is greater than one.
  • 34. The imaging device of claim 20, wherein at least one of the one or more shell layers comprises a material having substantially no band-gap.
  • 35. A method of detecting electromagnetic radiation, the method comprising: obtaining a device comprising a substrate, and one or more structures, each extending substantially perpendicularly from the substrate, and each having a core-shell junction along at least a portion of a sidewall of the structure, wherein the core-shell junction is configured to generate an electrical signal upon exposure to incident electromagnetic radiation;exposing the device to electromagnetic radiation; and processing the electrical signal;Wherein the core-shell junction comprises a metal-insulator-semiconductor (MIS) junction; andthe device is configured to generate an electrical signal upon exposure to infrared radiation.
  • 36. The method of claim 35, wherein the device further comprises an electronic circuit, in communication with the device, configured for processing the electrical signal.
  • 37. The method of claim 35, wherein the substrate comprises a semiconductor material.
  • 38. The method of claim 35, wherein the device further comprises a clad disposed on each of the one or more structures such that the clad substantially encapsulates the structure.
US Referenced Citations (519)
Number Name Date Kind
1918848 Land Jul 1933 A
3903427 Pack Sep 1975 A
4017332 James Apr 1977 A
4292512 Miller Sep 1981 A
4316048 Woodall Feb 1982 A
4357415 Hartman Nov 1982 A
4387265 Dalal Jun 1983 A
4394571 Jurisson Jul 1983 A
4400221 Rahilly Aug 1983 A
4443890 Eumurian Apr 1984 A
4513168 Borden Apr 1985 A
4531055 Shepherd, Jr. Jul 1985 A
4620237 Traino Oct 1986 A
4678772 Segal Jul 1987 A
4827335 Saito May 1989 A
4846556 Haneda Jul 1989 A
4857973 Yang Aug 1989 A
4876586 Dyck Oct 1989 A
4880613 Satoh Nov 1989 A
4896941 Hayashi Jan 1990 A
4950625 Nakashima Aug 1990 A
4971928 Fuller Nov 1990 A
4972244 Buffet Nov 1990 A
4990988 Lin Feb 1991 A
5001530 Kurianski Mar 1991 A
5071490 Yokota Dec 1991 A
5081049 Green Jan 1992 A
5096520 Faris Mar 1992 A
5124543 Kawashima Jun 1992 A
5217911 Denda Jun 1993 A
5247349 Olego Sep 1993 A
5272518 Vincent Dec 1993 A
5311047 Chang May 1994 A
5347147 Jones Sep 1994 A
5362972 Yazawa Nov 1994 A
5374841 Goodwin Dec 1994 A
5391896 Wanlass Feb 1995 A
5401968 Cox Mar 1995 A
5449626 Hezel Sep 1995 A
5468652 Gee Nov 1995 A
5602661 Schadt Feb 1997 A
5612780 Rickenbach Mar 1997 A
5635738 Shoda Jun 1997 A
5671914 Kalkhoran Sep 1997 A
5696863 Kleinerman Dec 1997 A
5723945 Schermerhorn Mar 1998 A
5747796 Heard May 1998 A
5767507 Unlu Jun 1998 A
5798535 Huang Aug 1998 A
5814873 Konuma Sep 1998 A
5844290 Furumiya Dec 1998 A
5853446 Carre Dec 1998 A
5857053 Kane Jan 1999 A
5877492 Fujieda Mar 1999 A
5880495 Chen Mar 1999 A
5885881 Ojha Mar 1999 A
5900623 Tsang May 1999 A
5943463 Unuma Aug 1999 A
5968528 Deckner Oct 1999 A
6013871 Curtin Jan 2000 A
6033582 Lee Mar 2000 A
6037243 Ha Mar 2000 A
6046466 Ishida Apr 2000 A
6074892 Bowers Jun 2000 A
6100551 Lee Aug 2000 A
6270548 Campbell Aug 2001 B1
6301420 Greenaway Oct 2001 B1
6326649 Chang Dec 2001 B1
6388243 Berezin May 2002 B1
6388648 Clifton May 2002 B1
6407439 Hier Jun 2002 B1
6459034 Muramoto Oct 2002 B2
6463204 Ati Oct 2002 B1
6542231 Garrett Apr 2003 B1
6563995 Kane May 2003 B2
6566723 Vook May 2003 B1
6680216 Kwasnick Jan 2004 B2
6709929 Zhang Mar 2004 B2
6720594 Rahn Apr 2004 B2
6771314 Bawolek Aug 2004 B1
6805139 Savas Oct 2004 B1
6812473 Amemiya Nov 2004 B1
6904187 Fischer et al. Jun 2005 B2
6927145 Yang Aug 2005 B1
6960526 Shah Nov 2005 B1
6967120 Jang Nov 2005 B2
6969899 Yaung Nov 2005 B2
6987258 Mates Jan 2006 B2
6996147 Majumdar Feb 2006 B2
7052927 Fletcher May 2006 B1
7064372 Duan Jun 2006 B2
7105428 Pan Sep 2006 B2
7106938 Baek et al. Sep 2006 B2
7109517 Zaidi Sep 2006 B2
7153720 Augusto Dec 2006 B2
7163659 Stasiak Jan 2007 B2
7192533 Bakkers Mar 2007 B2
7208783 Palsule Apr 2007 B2
7230286 Cohen Jun 2007 B2
7235475 Kamins Jun 2007 B2
7241434 Anthony Jul 2007 B2
7253017 Roscheisen Aug 2007 B1
7254151 Lieber Aug 2007 B2
7262400 Yaung Aug 2007 B2
7265328 Mouli Sep 2007 B2
7272287 Bise Sep 2007 B2
7285812 Tang Oct 2007 B2
7306963 Linden Dec 2007 B2
7307327 Bahl Dec 2007 B2
7311889 Awano Dec 2007 B2
7326915 Kaluzhny Feb 2008 B2
7330404 Peng Feb 2008 B2
7335962 Mouli Feb 2008 B2
7336860 Cyr Feb 2008 B2
7339110 Mulligan et al. Mar 2008 B1
7358583 Reznik Apr 2008 B2
7381966 Starikov Jun 2008 B2
7388147 Mulligan Jun 2008 B2
7416911 Heath Aug 2008 B2
7446025 Cohen Nov 2008 B2
7462774 Roscheisen Dec 2008 B2
7471428 Ohara Dec 2008 B2
7491269 Legagneux Feb 2009 B2
7507293 Li Mar 2009 B2
7521322 Tang Apr 2009 B2
7524694 Adkisson Apr 2009 B2
7582857 Gruev Sep 2009 B2
7598482 Verhulst Oct 2009 B1
7622367 Nuzzo Nov 2009 B1
7626685 Jin Dec 2009 B2
7646138 Williams Jan 2010 B2
7646943 Wober Jan 2010 B1
7647695 MacNutt Jan 2010 B2
7649665 Kempa Jan 2010 B2
7655860 Parsons Feb 2010 B2
7663202 Wang Feb 2010 B2
7692860 Sato Apr 2010 B2
7704806 Chae Apr 2010 B2
7713779 Firon May 2010 B2
7719678 Kamins May 2010 B2
7719688 Kamins May 2010 B2
7732769 Snider Jun 2010 B2
7732839 Sebe Jun 2010 B2
7736954 Hussain Jun 2010 B2
7740824 Godfried Jun 2010 B2
7790495 Assefa Sep 2010 B2
7872324 Kim Jan 2011 B2
7888155 Chen Feb 2011 B2
7902540 Cohen Mar 2011 B2
7948555 Kwon et al. May 2011 B2
8030729 Quitoriano Oct 2011 B2
8035184 Dutta Oct 2011 B1
8049203 Samuelson Nov 2011 B2
8063450 Wernersson Nov 2011 B2
8067299 Samuelson Nov 2011 B2
8067736 Gruss Nov 2011 B2
8084728 Tsang Dec 2011 B2
8093675 Tsunemi Jan 2012 B2
8118170 Sato Feb 2012 B2
8143658 Samuelson Mar 2012 B2
8154127 Kamins Apr 2012 B1
8193524 Bjoerk Jun 2012 B2
8208776 Tokushima Jun 2012 B2
8212138 Landis Jul 2012 B2
8222705 Ogino Jul 2012 B2
8242353 Karg Aug 2012 B2
8269985 Wober Sep 2012 B2
8274039 Wober Sep 2012 B2
8293597 Raaijmakers Oct 2012 B2
8299472 Yu Oct 2012 B2
8330090 Agarwal Dec 2012 B2
8384007 Yu Feb 2013 B2
8455857 Samuelson Jun 2013 B2
8471190 Wober Jun 2013 B2
8514411 Wober Aug 2013 B2
8546742 Wober Oct 2013 B2
8748799 Wober Jun 2014 B2
8766272 Yu et al. Jul 2014 B2
8791470 Wober Jul 2014 B2
8810808 Wober Aug 2014 B2
8835831 Yu et al. Sep 2014 B2
8866065 Wober Oct 2014 B2
9000353 Seo Apr 2015 B2
20020003201 Yu Jan 2002 A1
20020020846 Pi Feb 2002 A1
20020021879 Lee Feb 2002 A1
20020071468 Sandstrom Jun 2002 A1
20020104821 Bazylenko Aug 2002 A1
20020109082 Nakayama Aug 2002 A1
20020117675 Mascarenhas Aug 2002 A1
20020130311 Lieber Sep 2002 A1
20020172820 Majumdar Nov 2002 A1
20030003300 Korgel Jan 2003 A1
20030006363 Campbell Jan 2003 A1
20030077907 Kao Apr 2003 A1
20030089899 Lieber May 2003 A1
20030103744 Koyama Jun 2003 A1
20030132480 Chau Jul 2003 A1
20030160176 Vispute Aug 2003 A1
20030189202 Li Oct 2003 A1
20030227090 Okabe Dec 2003 A1
20040011975 Nicoli Jan 2004 A1
20040021062 Zaidi Feb 2004 A1
20040026684 Empedocles Feb 2004 A1
20040058058 Shchegolikhin Mar 2004 A1
20040065362 Watabe Apr 2004 A1
20040075464 Samuelson Apr 2004 A1
20040095658 Buretea May 2004 A1
20040109666 Kim Jun 2004 A1
20040114847 Fischer et al. Jun 2004 A1
20040118337 Mizutani Jun 2004 A1
20040118377 Bloms Jun 2004 A1
20040122328 Wang Jun 2004 A1
20040124366 Zeng Jul 2004 A1
20040155247 Benthien Aug 2004 A1
20040156610 Charlton Aug 2004 A1
20040160522 Fossum Aug 2004 A1
20040180461 Yaung Sep 2004 A1
20040213307 Lieber Oct 2004 A1
20040217086 Kawashima Nov 2004 A1
20040223681 Block Nov 2004 A1
20040241965 Merritt Dec 2004 A1
20040252957 Schmidt et al. Dec 2004 A1
20040261840 Schmit Dec 2004 A1
20050009224 Yang Jan 2005 A1
20050035381 Holm Feb 2005 A1
20050082676 Andry Apr 2005 A1
20050087601 Gerst Apr 2005 A1
20050095699 Miyauchi May 2005 A1
20050109388 Murakami May 2005 A1
20050116271 Kato Jun 2005 A1
20050133476 Islam Jun 2005 A1
20050161662 Majumdar Jul 2005 A1
20050164514 Rauf Jul 2005 A1
20050190453 Dobashi Sep 2005 A1
20050201704 Ellwood Sep 2005 A1
20050218468 Owen Oct 2005 A1
20050224707 Guedj Oct 2005 A1
20050242409 Yang Nov 2005 A1
20050284517 Shinohara Dec 2005 A1
20060011362 Tao Jan 2006 A1
20060027071 Barnett Feb 2006 A1
20060038990 Habib Feb 2006 A1
20060113622 Adkisson Jun 2006 A1
20060115230 Komoguchi et al. Jun 2006 A1
20060121371 Wu Jun 2006 A1
20060146323 Bratkovski Jul 2006 A1
20060162766 Gee Jul 2006 A1
20060175601 Lieber Aug 2006 A1
20060180197 Gui Aug 2006 A1
20060208320 Tsuchiya Sep 2006 A1
20060257071 Bise Nov 2006 A1
20060260674 Tran Nov 2006 A1
20060273262 Sayag Dec 2006 A1
20060273389 Cohen Dec 2006 A1
20060284118 Asmussen Dec 2006 A1
20070012980 Duan Jan 2007 A1
20070012985 Stumbo Jan 2007 A1
20070023799 Boettiger Feb 2007 A1
20070025504 Tumer Feb 2007 A1
20070029545 Striakhilev Feb 2007 A1
20070052050 Dierickx Mar 2007 A1
20070076481 Tennant Apr 2007 A1
20070082255 Sun Apr 2007 A1
20070099292 Miller May 2007 A1
20070104441 Ahn May 2007 A1
20070107773 Fork May 2007 A1
20070108371 Stevens May 2007 A1
20070114622 Adkisson May 2007 A1
20070120254 Hurkx May 2007 A1
20070126037 Ikeda Jun 2007 A1
20070137697 Kempa Jun 2007 A1
20070138376 Naughton Jun 2007 A1
20070138380 Adkisson Jun 2007 A1
20070138459 Wong Jun 2007 A1
20070139740 Igura Jun 2007 A1
20070140638 Yang Jun 2007 A1
20070145512 Rhodes Jun 2007 A1
20070148599 True Jun 2007 A1
20070152248 Choi Jul 2007 A1
20070155025 Zhang Jul 2007 A1
20070164270 Majumdar Jul 2007 A1
20070170418 Bowers Jul 2007 A1
20070172623 Kresse Jul 2007 A1
20070172970 Uya Jul 2007 A1
20070187787 Ackerson Aug 2007 A1
20070196239 Vink Aug 2007 A1
20070200054 Reznik Aug 2007 A1
20070205483 Williams Sep 2007 A1
20070217754 Sasaki Sep 2007 A1
20070228421 Shioya Oct 2007 A1
20070238265 Kurashina Oct 2007 A1
20070238285 Borden Oct 2007 A1
20070241260 Jaeger Oct 2007 A1
20070246689 Ge Oct 2007 A1
20070248958 Jovanovich Oct 2007 A1
20070272828 Xu Nov 2007 A1
20070278500 Lin Dec 2007 A1
20070285378 Lankhorst Dec 2007 A1
20070290193 Tucker Dec 2007 A1
20070290265 Augusto Dec 2007 A1
20080001498 Muller Jan 2008 A1
20080006319 Bettge Jan 2008 A1
20080029701 Onozawa Feb 2008 A1
20080036038 Hersee Feb 2008 A1
20080044984 Hsieh Feb 2008 A1
20080047601 Nag Feb 2008 A1
20080047604 Korevaar Feb 2008 A1
20080055451 Kanbe Mar 2008 A1
20080065451 For Mar 2008 A1
20080073742 Adkisson Mar 2008 A1
20080079022 Yamamoto Apr 2008 A1
20080079076 Sheen Apr 2008 A1
20080083963 Hsu Apr 2008 A1
20080088014 Adkisson Apr 2008 A1
20080090401 Bratkovski Apr 2008 A1
20080092938 Majumdar Apr 2008 A1
20080096308 Santori Apr 2008 A1
20080108170 Adkisson May 2008 A1
20080116537 Adkisson May 2008 A1
20080128760 Jun Jun 2008 A1
20080137188 Sato et al. Jun 2008 A1
20080143906 Allemand et al. Jun 2008 A1
20080145965 Reznik Jun 2008 A1
20080149914 Samuelson Jun 2008 A1
20080149944 Samuelson Jun 2008 A1
20080157253 Starikov Jul 2008 A1
20080166883 Liu Jul 2008 A1
20080169017 Korevaar Jul 2008 A1
20080169019 Korevaar Jul 2008 A1
20080173615 Kim Jul 2008 A1
20080178924 Kempa Jul 2008 A1
20080188029 Rhodes Aug 2008 A1
20080191278 Maekawa Aug 2008 A1
20080191298 Lin Aug 2008 A1
20080211945 Hong Sep 2008 A1
20080218740 Williams Sep 2008 A1
20080224115 Bakkers Sep 2008 A1
20080225140 Raynor Sep 2008 A1
20080233280 Blanchet Sep 2008 A1
20080237568 Kobayashi Oct 2008 A1
20080246020 Kawashima Oct 2008 A1
20080246123 Kamins Oct 2008 A1
20080248304 Hanrath Oct 2008 A1
20080251780 Li Oct 2008 A1
20080258747 Kluth Oct 2008 A1
20080260225 Szu Oct 2008 A1
20080264478 Ahn Oct 2008 A1
20080266556 Kamins Oct 2008 A1
20080266572 Kamins Oct 2008 A1
20080271783 Murakami Nov 2008 A1
20080277646 Kim Nov 2008 A1
20080283728 Inoue Nov 2008 A1
20080283883 Shim Nov 2008 A1
20080297281 Ayazi Dec 2008 A1
20080311693 Maxwell Dec 2008 A1
20080311712 Anwar Dec 2008 A1
20090001498 Wang Jan 2009 A1
20090020150 Atwater Jan 2009 A1
20090020687 Lehmann et al. Jan 2009 A1
20090032687 Lapstun Feb 2009 A1
20090046362 Guo Feb 2009 A1
20090046749 Mizuuchi Feb 2009 A1
20090050204 Habib Feb 2009 A1
20090052029 Dai et al. Feb 2009 A1
20090057650 Lieber Mar 2009 A1
20090072145 Peczalski Mar 2009 A1
20090104160 Young Apr 2009 A1
20090120498 Yamazaki May 2009 A1
20090121136 Gruss May 2009 A1
20090127442 Lee May 2009 A1
20090146198 Joe Jun 2009 A1
20090151782 Ko Jun 2009 A1
20090152664 Klem Jun 2009 A1
20090153961 Murakami Jun 2009 A1
20090165844 Dutta Jul 2009 A1
20090173976 Augusto Jul 2009 A1
20090179225 Fertig Jul 2009 A1
20090179289 Park Jul 2009 A1
20090188552 Wang Jul 2009 A1
20090189144 Quitoriano Jul 2009 A1
20090189145 Wang Jul 2009 A1
20090194160 Chin Aug 2009 A1
20090199597 Danley Aug 2009 A1
20090201400 Zhang Aug 2009 A1
20090206405 Doyle Aug 2009 A1
20090211622 Frolov Aug 2009 A1
20090223558 Sun Sep 2009 A1
20090224245 Umezaki Sep 2009 A1
20090224349 Gambino Sep 2009 A1
20090230039 Hoenig Sep 2009 A1
20090233445 Lee Sep 2009 A1
20090242018 Ahn Oct 2009 A1
20090243016 Kawahara Oct 2009 A1
20090244514 Jin Oct 2009 A1
20090260687 Park Oct 2009 A1
20090261438 Choi Oct 2009 A1
20090266418 Hu Oct 2009 A1
20090266974 Verhulst Oct 2009 A1
20090272423 Niira Nov 2009 A1
20090278998 El-Ghoroury Nov 2009 A1
20090289320 Cohen Nov 2009 A1
20090305454 Cohen Dec 2009 A1
20100006817 Ohlsson Jan 2010 A1
20100019252 Bratkovski Jan 2010 A1
20100019296 Cha Jan 2010 A1
20100019355 Kamins Jan 2010 A1
20100025710 Yamada Feb 2010 A1
20100078055 Vidu Apr 2010 A1
20100078056 Hovel Apr 2010 A1
20100090341 Wan Apr 2010 A1
20100101633 Park Apr 2010 A1
20100104494 Meng Apr 2010 A1
20100110433 Nedelcu et al. May 2010 A1
20100116976 Wober May 2010 A1
20100126573 Youtsey May 2010 A1
20100127153 Agarwal May 2010 A1
20100132779 Hong Jun 2010 A1
20100133986 Kim Jun 2010 A1
20100136721 Song Jun 2010 A1
20100148221 Yu Jun 2010 A1
20100163714 Wober Jul 2010 A1
20100163941 Jung Jul 2010 A1
20100178018 Augusto Jul 2010 A1
20100186809 Samuelson Jul 2010 A1
20100187404 Klem Jul 2010 A1
20100200065 Choi Aug 2010 A1
20100207103 Farrow Aug 2010 A1
20100218816 Guha Sep 2010 A1
20100229939 Shen Sep 2010 A1
20100230653 Chen Sep 2010 A1
20100237454 Fujisawa Sep 2010 A1
20100240104 Xiao Sep 2010 A1
20100244108 Kohnke Sep 2010 A1
20100244169 Maeda Sep 2010 A1
20100249877 Naughton Sep 2010 A1
20100258184 Laughlin Oct 2010 A1
20100276572 Iwabuchi Nov 2010 A1
20100277607 Choi Nov 2010 A1
20100282314 Coakley Nov 2010 A1
20100295019 Wang Nov 2010 A1
20100302440 Wober Dec 2010 A1
20100304061 Ye Dec 2010 A1
20100304204 Routkevitch Dec 2010 A1
20100308214 Wober Dec 2010 A1
20100313952 Coakley Dec 2010 A1
20100319763 Park Dec 2010 A1
20100320444 Dutta Dec 2010 A1
20110018424 Takada Jan 2011 A1
20110036396 Jayaraman Feb 2011 A1
20110037133 Su Feb 2011 A1
20110049572 Jeon Mar 2011 A1
20110050042 Choi Mar 2011 A1
20110057231 Jeon Mar 2011 A1
20110057234 Jeon Mar 2011 A1
20110057286 Jeon Mar 2011 A1
20110080508 Katsuno Apr 2011 A1
20110084212 Clark Apr 2011 A1
20110127490 Mi Jun 2011 A1
20110133060 Yu Jun 2011 A1
20110133160 Yu Jun 2011 A1
20110135814 Miyauchi Jun 2011 A1
20110139176 Cheung Jun 2011 A1
20110146771 Chuang Jun 2011 A1
20110147870 Ang Jun 2011 A1
20110180894 Samuelson Jul 2011 A1
20110195577 Kushibiki Aug 2011 A1
20110220191 Flood Sep 2011 A1
20110226937 Yu Sep 2011 A1
20110237061 Yamaguchi Sep 2011 A1
20110248315 Nam Oct 2011 A1
20110249219 Evans Oct 2011 A1
20110249322 Wang Oct 2011 A1
20110253982 Wang Oct 2011 A1
20110272014 Mathai Nov 2011 A1
20110297214 Kim Dec 2011 A1
20110309237 Seo et al. Dec 2011 A1
20110309240 Yu et al. Dec 2011 A1
20110309331 Yu Dec 2011 A1
20110315988 Yu Dec 2011 A1
20110316106 Kim Dec 2011 A1
20120006390 Huo et al. Jan 2012 A1
20120009714 Mouli Jan 2012 A1
20120012968 Konsek Jan 2012 A1
20120014837 Fehr et al. Jan 2012 A1
20120029328 Shimizu Feb 2012 A1
20120031454 Fogel Feb 2012 A1
20120060905 Fogel Mar 2012 A1
20120075513 Chipman et al. Mar 2012 A1
20120126297 Yamaguchi May 2012 A1
20120153124 Yu Jun 2012 A1
20120192939 Tamboli et al. Aug 2012 A1
20120196383 Nitkowski et al. Aug 2012 A1
20120196401 Graham Aug 2012 A1
20120240999 Yoshida Sep 2012 A1
20120258563 Ogino Oct 2012 A1
20120273747 Saitoh Nov 2012 A1
20120280345 Zhu Nov 2012 A1
20120298843 Yu Nov 2012 A1
20120313078 Fukui Dec 2012 A1
20120313188 Kanegae Dec 2012 A1
20120318336 Hekmatshoar-Tabari et al. Dec 2012 A1
20120322164 Lal Dec 2012 A1
20130000704 Fogel Jan 2013 A1
20130020620 Wober Jan 2013 A1
20130037100 Platzer Bjorkman Feb 2013 A1
20130112256 Yu May 2013 A1
20130125965 Hazeghi et al. May 2013 A1
20130174904 Yamasaki Jul 2013 A1
20130220406 Day Aug 2013 A1
20130341749 Yu et al. Dec 2013 A1
20140045209 Chou Feb 2014 A1
20140096816 Atwater Apr 2014 A1
20140117401 Herner May 2014 A1
20140175546 Huffaker Jun 2014 A1
20140224989 Long Aug 2014 A1
20140261604 Jha Sep 2014 A1
20140330337 Linke Nov 2014 A1
20150171272 Luo Jun 2015 A1
Foreign Referenced Citations (71)
Number Date Country
1624925 Jun 2005 CN
1306619 Mar 2007 CN
100350429 Nov 2007 CN
101221993 Jul 2008 CN
101459185 Jun 2009 CN
100568516 Dec 2009 CN
101675522 Mar 2010 CN
101681941 Mar 2010 CN
103201858 Jul 2013 CN
1367819 Dec 2003 EP
0809303 Sep 2006 EP
2923651 May 2009 FR
2348399 Apr 2000 GB
359013708 Jan 1984 JP
59198413708 Jan 1984 JP
2000324396 Nov 2000 JP
2002151715 May 2002 JP
2005252210 Sep 2005 JP
2005328135 Nov 2005 JP
2007134562 May 2007 JP
2007152548 Jun 2007 JP
2007184566 Jul 2007 JP
2007520877 Jul 2007 JP
2007201091 Aug 2007 JP
2007317961 Dec 2007 JP
2008288585 Nov 2008 JP
2009506546 Feb 2009 JP
2009236914 Oct 2009 JP
2012543250 Apr 2013 JP
2013513253 Apr 2013 JP
2013513254 Apr 2013 JP
I318418 May 2004 TW
1228782 Mar 2005 TW
200535914 Nov 2005 TW
200536048 Nov 2005 TW
200742115 Apr 2007 TW
200810100 Feb 2008 TW
200814308 Mar 2008 TW
200845402 Nov 2008 TW
200847412 Dec 2008 TW
200915551 Apr 2009 TW
200941716 Oct 2009 TW
I320235 Feb 2010 TW
201027730 Jul 2010 TW
201034172 Sep 2010 TW
201044610 Dec 2010 TW
201140859 Nov 2011 TW
8603347 Jun 1986 WO
0002379 Jan 2000 WO
02069623 Sep 2002 WO
03107439 Dec 2003 WO
03107439 Dec 2003 WO
2005064337 Jul 2005 WO
2007000879 Jan 2007 WO
2008069565 Jun 2008 WO
2008079076 Jul 2008 WO
2008079076 Jul 2008 WO
2008131313 Oct 2008 WO
2008135905 Nov 2008 WO
2008135905 Nov 2008 WO
2008135905 Nov 2008 WO
2008143727 Nov 2008 WO
2008131313 Dec 2008 WO
2009099841 Aug 2009 WO
2009116018 Sep 2009 WO
2009137241 Nov 2009 WO
2010014099 Feb 2010 WO
2010019887 Feb 2010 WO
2010039631 Apr 2010 WO
2010067958 Aug 2010 WO
2011074457 Jun 2011 WO
Non-Patent Literature Citations (218)
Entry
CMOS image sensor pixel microlens array optimization using FDTD Solutions, http://www.lumerical—com/fdtd—microlens/cmos—image—sensor—pixel—microlens.php, pp. 1-2, Jun. 25, 2008.
Adler, Nanowire Lawns Make for Sheets of Image Sensors, NewScientist.com, Jul. 28, 2008.
Babinec et al., High-Flux, Low-Power Diamond Nanowire Single-Photon Source Arrays: An Enabling Material for Optical and Quantum Computing and Cryptography, obtained on Jul. 22, 2010 at URL: http://otd.harvard.edu/technologies/tech.php?case=3702.
Baillie et al., ‘Zero-space microlenses for CMOS image sensors: optical modeling and lithographic process development’, Publication Date May 2004, http://adsabs.harvard.edu/abs/2004SPIE.5377..953B, pp. 1-2.
Barclay et al., Chip-Based Microcavities Coupled to NV Centers in Single Crystal Diamond, Applied Physics Letters, Nov. 12, 2009, vol. 95, Issue 19.
Brouri et al., Photon Antibunching in the Flurescence of Individual Colored Centers in Diamond, Optics Letters, Sep. 1, 2000, vol. 25, Issue 17.
Chung, Sung-Wook et al. Silicon Nanowire Devices. Applied Physics Letters, vol. 76, No. 15 (Apr. 10, 2000), pp. 2068-2070.
CMOS image sensor pixel optical efficiency and optical crosstalk optimization using FDTD Solutions' www.lumerical.com/fdtd—microlens/cmos—image—sensor—pixel—microlens.php, Mar. 19, 2009.
Deptuch et al., Vertically Integrated Circuits at Fermilab, IEEE Transactions on Nuclear Science, Aug. 2010, vol. 54, Issue 4, pp. 2178-2186.
Ekroll, On the Nature of Simultaneous Color Contrast, Dissertation, University of Kiel, 2005.
Fan et al., Large-Scale, Heterogeneous Integration of Nanowire Arrays for Image Sensor Circuitry, Proceedings of the National Academy of Sciences (PNAS) of the United States of America, Aug. 12, 2008, vol. 105, No. 32.
Fang et al., Fabrication of Slantingly-Aligned Silicon Nanowire Arrays for Solar Cell Applications, Nanotechnology, vol. 19, No. 25. 2008.
Furumiya, et al. ‘High-sensitivity and no-crosstalk pixel technology for embedded CMOS image sensor’; IEEE Electron Device Letters, vol. 48, No. 10, Oct. 2001.
Gadelrab et al., The Source-Gated Amorphous Silicon Photo-Transistor, IEEE Transactions on Electron Devices, Oct. 1997, vol. 44, No. 10, pp. 1789-1794.
Gambino et al., ‘CMOS Imager with Copper Wiring and Lightpipe,’ Electron Devices Meeting, 2006. IEDM '06, International Publication Date: Dec. 11-13, 2006, pp. 1-4.
Garnett et al., Light Trapping in Silicon Nanowire Solar Cells, Nanoletters, Jan. 28, 2010, vol. 10, No. 3, pp. 1082-1087.
Ge et al., Orientation-Controlled Growth of Single-Crystal Silicon-Nanowire Arrays, Advanced Materials, Jan. 18, 2005, vol. 17, No. 1, pp. 56-61.
Guillaumee, et al.; Polarization Sensitive Silicon Photodiodes Using Nanostructured Metallic Grids, Applied Physics Letters 94, 2009.
Hanrath et al., Nucleation and Growth of Germanium Nanowires Seeded by Organic Monolayer-Coated Gold Nanocrystals, J. Am. Chem. Soc., Feb. 20, 2002, vol. 124, No. 7, pp. 1424-1429.
Hanrath et al., Supercritical Fluid-Liquid-Solid (SFLS) Synthesis of Si and Ge Nanowires Seeded by Colloidal Metal Nanocrystals, Advanced Materials, Mar. 4, 2003, vol. 15, No. 5, pp. 437-440.
Hochbaum et al., Controlled Growth of Si Nanowire Arrays for Device Integration, Nano Letters, Mar. 2005, vol. 5, No. 3, pp. 457-460.
Holmes et al., Control of Thickness and Orientation of Solution-Grown Silicon Nanowires, Science, Feb. 25, 2000, vol. 287, No. 5457, pp. 1471-1473.
Hsu, et al. ‘Light Guide for Pixel Crosstalk Improvement in Deep Submicron CMOS Image Sensor’; IEEE Electron Device Letters, vol. 25, No. 1, Jan. 2004.
International Preliminary Report on Patentability for PCT International Application No. PCT/US2010/035722, mailed Nov. 3, 2011.
International Preliminary Report on Patentability for PCT International Patent Application No. PCT/U62009/055963, mailed Mar. 17, 2011.
International Search Report and Written Opinion for PCT International Application No. PCT/US2010/035722, mailed Jul. 20, 2010.
International Search Report and Written Opinion for PCT International Application No. PCT/US2010/035726, mailed Jul. 21, 2010.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2009/055963, mailed Oct. 15, 2009.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2009/063592, mailed Jan. 13, 2010.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2010/035727, mailed Sep. 27, 2010.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2010/051435, mailed Dec. 3, 2010.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2010/051446, mailed Jan. 3, 2011.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2010/057227, mailed Jan. 26, 2011.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2010/059468, mailed Feb. 11, 2011.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2010/059491, mailed Feb. 9, 2011.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2010/059501, mailed Feb. 15, 2011.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2010/059504, mailed Apr. 7, 2011.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2011/060348, mailed Mar. 9, 2012.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2011/064635, mailed Apr. 13, 2012.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2011/066097, mailed Mar. 12, 2012.
International Search Report and Written Opinion for PCT International Patent Application No. PCT/US2011/067712, mailed May 3, 2012.
Jin-Kon Kim; ‘New Functional Nanomaterials Based on Block Copolymers’ http://www.ziu.edu.cn/adver/subjectizyhd/jz0707061313.html, Jul. 11, 2007.
Juan et al., High Aspect Ratio Polymide Etching Using an Oxygen Plasma Generated by Electron Cyclotron Resonance Source, Journal of Vacuum Science and Technology, Jan./Feb. 1994, vol. 12, No. 1., pp. 422-426.
Junger, et al., Polarization- and wavelength-sensitive sub-wavelength structures fabricated in the metal layers of deep submicron CMOS processes, Proc. of SPIE, vol. 7712, 2010.
Kalkofen et al., Atomic Layer Deposition of Boron Oxide as Dopant Source for Shallow Doping Silicon, Meeting Abstract 943, 217th ECS Meeting MP2010-O1 , Apr. 25-30, 2010 Vancouver Canada, EI—Advanced Gate Stack, Source / Drain, and Channel Engineering for Si-Based CMOS 6: New Materials, Processes,and Equipment.
Kane, Why Nanowires Make Great Photodetectors, EurekAlert.com article, Apr. 25, 2007.
Kempa, Thomas J. et al. Single and Tandem Axial p-i-n. Nanowire Photovoltaic Devices, Nano Letters, 2008, vol. 8, No. 10, 3456-3460.
Kim et al., Electronic Structure of Vertically Aligned Mn-Doped CoFe2O4 Nanowires and Their Application as Humidity Sensors and Photodetectors, Journal of Physical Chemistry C, Apr. 7, 2009.
Law et al., Semiconductor Nanowires and Nanotubes, Annu. Rev. Mater. Res., 2004, vol. 34, pp. 83-122.
Lee et al., Vertical Pillar-Superlattice Array and Graphene Hybrid Light Emitting Diodes, Nano Letters, 2010, vol. 10, pp. 2783-2788.
Lin et al., Fabrication of Nanowire Anisotropic Conductive Film for Ultra-fine Pitch Flip Chip Interconnection, Electronic Components and Technology Conference, Jun. 20, 2005, 55th Proceedings, pp. 66-70.
Lin et al., Reducing Dark Current in a High-Speed Si-Based Interdigitated Trench-Electrode Msm Photodetector, IEEE Transactions on Electron Devices, May 2003, vol. 50, No. 5, pp. 1306-1313.
Loncar et al., Diamond Nanotechnology, SPIE Newsroom, May 18, 2010, obtained at url: http://spie.org/x40194.xml?ArticleID=x40194.
Loose et al., CMOS Detector technology, Scientific Technology, Scientific Detector Workshop, Sicily 2005, Experimental Astronomy, vol. 19, Issue 1-3, pp. 111-134.
Lu et al., Growth of Single Crystal Silicon Nanowires in Supercritical Solution from Tethered Gold Particles on a Silicon Substrate, NanoLetters, Jan. 2003, vol. 3, No. 1, pp. 93-99.
Lugstein et al., Ga/Au Alloy Catalyst for Single Crystal Silicon-Nanowire Epitaxy, Applied Physics Letters, Jan. 8, 2007, vol. 90, No. 2, pp. 023109-1-023109-3.
Madou, Properties and Growth of Silicon, Including Crystalline Silicon, Fundamentals of Microfabrication, 2nd Ed., Press, 2002, pp. 125-204. CRC.
Makarova et al., Fabrication of High Density, High-Aspect-Ratio Polyimide Nanofilters, Journal of Vacuum Science and Technology, Nov./Dec. 2009, vol. 27, No. 6., pp. 2585-2587.
Morales et al., A Laser Ablation Method for the Synthesis of Crystalline Semiconductor Nanowires, Science, Jan. 9, 1998, vol. 279, pp. 208-211.
N. L. Dmitruk, et al.; ‘Modeling and Measurement of Optical Response of 1D Array of Metallic Nanowires for Sensing and Detection Application’; 26th International Conference on Microelectronics (MIEL 2008), NIS, Serbia, May 11-14, 2008.
Nguyen et al., Deep Reactive Ion etching of Polyimide for Microfluidic Applications, Journal of the Korean Physical Society, Sep. 2007, vol. 51, No. 3, pp. 984-988.
Ozgur Yavuzcetin, et al.; ‘Index-tuned Anti-reflective Coating using a Nanostructured Metamaterial’; http://www.umass.edu/research/rld/bioportal/vuewtech.php?tid=40, Feb. 28, 2007.
Pain et al., A Back-Illuminated Megapixel CMOS Image Sensor, IEEE Workshop on Charge-Coupled Devices and Advanced Image Sensors, Karuizawa, Japan, Jun. 9-11, 2005, Jet Propulsion Laboratory, National Aeronautics and Space Administration, Pasadena California.
Parraga et al., Color and Luminance Information in Natural Scenes, Journal of Optical Society of America A, Optics, Image, Science and Vision, Jun. 1998, vol. 15, No. 6.
Reynard Corporation; ‘Anti-Reflection Coatings (AR)’, http://www.reynardcorp.com/coating—anti—reflection.php, dowwnloaded Jun. 4, 2009.
Rosfjord et al., Nanowire Single-Photon Detector with an Integrated Optical Cavity and Anti-Reflection Coating, Optics Express: The International Electronic Journal of Optics; Jan. 23, 2006, vol. 14, No. 2, pp. 527-534.
Rugani, First All-Nanowire Sensor, Technology Review, Aug. 13, 2008, Published by MIT.
Rutter, Diamond-Based Nanowire Devices Advance Quantum Science, SEAS Communications, Feb. 14, 2010, obtained at url:http://news.harvard.edu/gazette/story/2010/02/digging-deep-into-diamonds/.
Sarkar et al., Integrated polarization-analyzing CMOS image sensor for detecting incoming light ray direction, Sensors Application Symposium (SAS), Mar. 29, 2012, p. 194-199, 1010 IEEE.
Schmidt et al., Realization of a Silicon Nanowire Vertical Surround-Gate Field-Effect Effect Transistor, Small, Jan. 2006, vol. 2, No. 1, pp. 85-88.
Shimizu et al., Homoepitaxial Growth of Vertical Si Nanowires on Si(100) Substrate using Anodic Aluminum Oxide Template, (abstract only), Materials Research Society, Fall 2007.
Shockley, et al., Detailed Balance Limit of Efficiency of p-n Junction Solar Cells, J. of Appl. Physics, vol. 32, No. 3, Mar. 1961, 10 pages.
Song et al., Vertically Standing Ge Nanowires on GaAs(110) Substrates, Nanotechnology 19, Feb. 21, 2008.
Thelander et al., Nanowire-Based One-Dimensional Electronics, Materials Today, Oct. 2006, vol. 9, No. 10, pp. 28-35.
Trentler, Timothy J. et al. Solution-Liquid-Solid Growth of Cyrstalline III-V Semiconductors: An Analogy to Vapor Liquid-Solid Growth. vol. 270(5243), Dec. 15, 1995, pp. 1791-1794.
Tseng, et al. Crosstalk improvement technology applicable to 0.14m CMOS image sensor; IEEE International Electron Devices Meeting, Dec. 13-15, 2004; IEDM Technical Digest, pp. 997-1000.
Verheijen, Marcel A. et al. Growth Kinetics of Heterostructured GaP—GaAs Nanowires. J. Am, Chem. Soc. 2006, 128, 1353-1359.
Wagner et al., Vapor-Liquid-Solid Mechanism of Single Crystal Growth, Applied Physics Letters, Mar. 1, 1964, vol. 4, No. 5, pp. 89-90.
Wang, Introduction to Nanotechnology—Where Opportunities arise & Great Future Being Built from Small Things, Fall 2008.
Wong et al., Lateral Nanoconcentrator Nanowire Multijunction Photovoltaic Cells, GCEP Progress report, Apr. 20, 2009, pp. 1-18.
Ye et al., Fabrication Techniques of High Aspect Ratio Vertical Lightpipes Using a Dielectric Photo Mask, SPIE, Proceedings, Feb. 2010, vol. 7591.
Zhang et al., Ultrahigh Responsivity Visible and Infrared Detection Using Silicon Nanowire Phototransistors, Nanoletters, May 14, 2010, vol. 10, No. 6, pp. 2117-2120.
Baomin, et al., Nanotechology 23 (2012) 194003, 7 pages.
International Preliminary Report and Written Opinion re PCT/US2010/059468, mailed Jun. 21, 2012.
International Preliminary Report and Written Opinion re PCT/US2010/059491, mailed Jun. 21, 2012.
International Preliminary Report and Written Opinion re PCT/US2010/059496, mailed Jun. 21, 2012.
International Search Report and Written Opinion re PCT/US2011/57325, mailed Jun. 22, 2012.
Jeong, et al., Nano Lett. 2012, 12, 2971-2976.
Jeong et al., J. Vac. Sci. Technol. A 30(6), Nov./Dec. 2012.
U.S. Final Office Action for U.S. Appl. No. 12/966,514, mailed Mar. 19, 2013, 50 pages.
U.S. Final Office Action for U.S. Appl. No. 13/494,661, mailed Mar. 7, 2013, 10 pages.
U.S. Office Action for U.S. Appl. No. 12/573,582, dated Jun. 28, 2012.
U.S. Office Action for U.S. Appl. No. 13/494,661, notification date Nov. 7, 2012.
Canadian Office Action of Canadian Application No. 3,676,376, dated Oct. 11, 2013.
Catrysse, et al., An Integrated Color Pixel in 0.18pm CMOS Technology, Proceedings IEDM 2001, pp. 559-562.
Choi et al., Optimization of sidewall roughness in silica waveguides to reduce propagation losses, May 2001, Lasers and Electro-Optics, 2001. CLEO '01. Technical Digest. Summaries of papers presented at the Conference on, pp. 175-176.
Geyer et al., Model for the Mass Transport during Metal-Assisted Chemical Etching with Contiguous Metal Films as Catalysts, J. Phys. Chem. C 2012, 116, 13446-13451.
Hopkins, Addressing sidewall roughness using dry etching silicon and Si02, Jul. 1, 2004, ElectrolQ, vol. 47, Issue 7.
International Preliminary Search Report on Patentability of PCT/US2011/057325, mailed May 2, 2013 (9 pages).
Mei-Ling Kuo et al. “Realization of a near-perfect antireflection coating for silicon solar energy utilization” (Nov. 1, 2008, vol. 33, No. 21, Optics Letters).
Mukhopadhyay, When PDMS Isn't the Best, American Chemical Society, May 1, 2007.
Seo, et. al., “Multicolored vertical silicon nanowires,” Nano Letters, \tali 1 issue 4, pp. 1851-1856, 2010.
Taiwanese Office Action of Taiwan Patent Application No. 099116881, issued Jul. 18, 2013 (8 pages).
U.S. Office Action for U.S. Appl. No. 12/633,313, dated Aug. 1, 2013, 20 pages.
U.S. Office Action for U.S. Appl. No. 12/966,514, dated Aug. 15, 2013, 17 pages.
U.S. Office Action for U.S. Appl. No. 12/966,535, mailed Jun. 14, 2013, 22 pages.
U.S. Office Action for U.S. Appl. No. 12/966,573, dated Aug. 6, 2013, 13 pages.
U.S. Office Action for U.S. Appl. No. 13/048,635, mailed Jun. 6, 2013, 24 pages.
Office Action issued on Jan. 28, 2014 in Taiwanese Application No. 100146327.
Office Action issued on Mar. 17, 2014 in Korean Application No. 10-2013-7018243.
U.S. Office Action for U.S. Appl. No. 12/910,664, mailed Feb. 26, 2014.
U.S. Office Action for U.S. Appl. No. 12/966,514, mailed Feb. 25, 2014.
U.S. Office Action for U.S. Appl. No. 14/021,672 mailed May 9, 2014.
U.S. Office Action for U.S. Appl. No. 12/945,492 mailed May 13, 2014.
U.S. Office Action for U.S. Appl. No. 12/982,269 mailed Jun. 11, 2014.
U.S. Office Action for U.S. Appl. No. 13/556,041 mailed Jun. 12, 2014.
U.S. Office Action for U.S. Appl. No. 13/106,851 mailed May 29, 2014.
Kosonocky, et al., 160×244 Element PtSi Schottky-Barrier IR-CCD Image Sensor, IEEE Transactions on Electron Devices, vol. Ed-32, No. 8, Aug. 1985.
Office Action for U.S. Appl. No. 14/450,812 mailed Jul. 23, 2015.
Office Action for U.S. Appl. No. 14/293,164 mailed Aug. 14, 2015.
Office Action for U.S. Appl. No. 12/966,514 mailed Nov. 2, 2015.
Office Action for U.S. Appl. No. 12/633,313 mailed Oct. 21, 2015.
Office Action for U.S. Appl. No. 13/963,847 mailed Sep. 1, 2015.
Office Action for U.S. Appl. No. 12/945,492 mailed Sep. 9, 2015.
Office Action for U.S. Appl. No. 14/459,398 mailed Sep. 16, 2015.
Office Action for U.S. Appl. No. 14/274,448 mailed Aug. 26, 2015.
Office Action for U.S. Appl. No. 13/288,131 mailed Oct. 22, 2015.
Office Action for U.S. Appl. No. 12/945,429 mailed Sep. 4, 2015.
U.S. Office Action for U.S. Appl. No. 12/633,313 mailed Aug. 1, 2014.
Office Action issued on Jun. 19, 2014 in Taiwanese Application No. 099133891.
U.S. Office Action for U.S. Appl. No. 12/966,514 mailed Sep. 23, 2014.
Office Action issued on Jun. 24, 2014 in Taiwanese Application No. 098129911.
University of California San Diego, Class ECE 183 Lab 1, 2013.
U.S. Office Action for U.S. Appl. No. 13/693,207 mailed Oct. 9, 2014.
Office Action issued on Oct. 29, 2014 in Korean Application No. 10-2013-7020107.
U.S. Office Action for U.S. Appl. No. 13/925,429 mailed Nov. 4, 2014.
Corrected Notice of Allowability issued on Oct. 14, 2014 in U.S. Appl. No. 12/966,535.
U.S. Office Action for U.S. Appl. No. 13/543,307 mailed Dec. 24, 2014.
U.S. Office Action for U.S. Appl. No. 14/274,448 mailed Dec. 5, 2014.
International Search Report and Written Opinion for International Application No. PCT/US2014/056558 mailed Dec. 12, 2014.
Office Action issued on Nov. 11, 2014 in Taiwanese Application No. 098129911.
International Search Report and Written Opinion for International Application No. PCT/US2014/050544 mailed Jan. 9, 2015.
Notice of Allowance issued on Dec. 1, 2014 in U.S. Appl. No. 12/910,664.
Office Action for U.S. Appl. No. 13/963,847 mailed Mar. 12, 2015.
Office Action issued on Mar. 3, 2014 in Chinese Application No. 200980142671.9.
Notice of Allowance issued Jan. 30, 2015 in U.S. Appl. No. 14/487,375.
Office Action for U.S. Appl. No. 12/982,269, mailed Jan. 15, 2015.
Office Action for U.S. Appl. No. 12,945,492 mailed Jan. 16, 2015.
Office Action for U.S. Appl. No. 12/966,514 mailed Mar. 10, 2015.
Office Action issued on Jan. 16, 2015 in Chinese Application No. 201180054442.9.
Office Action issued Feb. 23, 2015 in U.S. Appl. No. 13/925,429.
Office Action issued on Mar. 4, 2015 in U.S. Appl. No. 13/556,041.
Bernstein et al. “Modern Physics”, Chapter 14, Section 6, pp. 420-421, 2000 by Prentice-Hall Inc.
Office Action for U.S. Appl. No. 13/693207 mailed May 7, 2015.
Kim, Y.S. et al., “ITO/AU/ITO multilayer thin films for transparent conducting electrode applications”, Applied Surface Science, vol. 254 (2007), pp. 1524-1527.
Philipp, H.R. et al., “Optical Constants of Silicon in the Region 1 to 10 ev”, Physical Review, vol. 120, No. 1, pp. 37-38, Oct. 1, 1960.
Office Action for U.S. Appl. No. 13/543,307 mailed Apr. 17, 2015.
Office Action issued Mar. 19, 2015 in Chinese Application No. 201180065814.8.
Office Action for U.S. Appl. No. 13/288,131 mailed Apr. 17, 2015.
Office Action for U.S. Appl. No. 14/281,108 mailed Apr. 6, 2015.
Office Action for U.S. Appl. No. 14/450,812 mailed Apr. 1, 2015.
Office Action for U.S. Appl. No. 12/633,313 mailed Apr. 9, 2015.
Office Action issued on Mar. 18, 2015 in Chinese Application No. 201180066970.6.
Office Action issued Apr. 3, 2015 in Chinese Application No. 201180051048.X.
Office Action issued May 15, 2015 in U.S. Appl. No. 14/274,448.
Office Action for U.S. Appl. No. 12/982,269 mailed May 22, 2015.
Office Action issued May 22, 2015 in Taiwanese Application No. 099142971.
Office Action mailed May 26, 2015 in Japanese Application No. 2014 138265.
Office Action for U.S. Appl. No. 14/068,864 mailed Jun. 15, 2015.
Office Action issued on May 5, 2015 in Chinese Application No. 201410264248.9.
Office Action issued Aug. 12, 2015 in Chinese Application No. 201180054442.9.
Office Action mailed Sep. 30, 2015 in Japanese Application No. 2014-094365.
Office Action dated Oct. 6, 2015 in Taiwanese Application No. 100141376.
Office Action dated Sep. 11, 2015 in Taiwanese Application No. 103143553.
International Search Report and Written Opinion mailed Nov. 27, 2015 in International Application No. PCT/US2015/038999.
Office Action issued Jul. 9, 2015 in Taiwanese Application No. 102124069.
A. Gu et al., “Design and growth of III-V nanowire solar cell arrays on low cost substrates,” Conf. Record, 35rd IEEE Photovoltaic Specialists Conference, Honolulu, Jun. 2010, pp. 20-25.
Office Action issued Jun. 23, 2015 in Chinese Application No. 201310284409.6.
Office Action for U.S. Appl. No. 14/450,812 mailed Oct. 28, 2015.
Office Action issued on Nov. 25, 2015 in Japanese Application No. 2015-005091.
Office Action issued Nov. 17, 2015 in Taiwanese Application 103102171.
Office Action issued Nov. 20, 2015 in Taiwanese Application 104108370.
Office Action issued on Nov. 27, 2015 in Taiwanese Application No. 100138526.
International Search Report and Written Opinion mailed Jan. 8, 2016 in International Application No. PCT/US2015/055728.
Office Action issued Feb. 25, 2016 in Chinese Application No. 201180051048.X.
Office Action issued Feb. 1, 2016 in Taiwanese Application 102124069.
Office Action issued Feb. 6, 2016 in Chinese Application No. 201180054442.9.
Office Action issued Feb. 4, 2016 in U.S. Appl. No. 14/274,448.
Office Action issued Mar. 7, 2016 in U.S. Appl. No. 14/450,812.
Office Action issued Dec. 28, 2015 in Taiwanese Application No. 102149110.
Office Action issued Dec. 25, 2015 in Chinese Application No. 201410264248.9.
Office Action issued Dec. 30, 2015 in Taiwanese Application No. 104123757.
International Search Report and Written Opinion mailed Nov. 27, 2015 in International Application PCT/US2015/038999.
Office Action issued Jan. 15, 2016 in Chinese Application No. 201180066970.6.
International Preliminary Report on Patentability issued Feb. 9, 2016 in International Application PCT/US2014/050544.
International Search Report and Written Opinion mailed Feb. 9, 2016 in International Application PCT/US2015/55710.
Office Action issued Jan. 5, 2016 in U.S. Appl. No. 14/291,888.
Office Action issued Nov. 9, 2015 in U.S. Appl. No. 14/503,598.
Office Action issued Jan. 15, 2016 in U.S. Appl. No. 14/632,739.
Office Action issued Jan. 4, 2016 in U.S. Appl. No. 14/293,164.
Office Action issued Jan. 7, 2016 in U.S. Appl. No. 14/322,503.
Office Action issued Jan. 14, 2016 in U.S. Appl. No. 14/459,398.
Office Action mailed Mar. 29, 2016 in Japanese Application No. 2014-138265.
International Preliminary Report on Patentability issued on Mar. 22, 2016 in International Application PCT/US2014/056558.
Decision issued on Jan. 30, 2016 in Taiwanese Application 099142971.
Office Action issued Apr. 6, 2016 in Taiwanese Application 100149997.
Decision issued Mar. 28, 2016 in Taiwanese Application 103143553.
Office Action issued Apr. 27, 2016 in Chinese Application 201410265340.7.
Office Action issued Apr. 29, 2016 in Chinese Application 201301284409.6.
Office Action issued Jul. 6, 2016 in U.S. Appl. No. 14/334,848.
Notice of Allowance issued Jun. 22, 2016 in U.S. Appl. No. 14/293,164.
Office Action issued Jun. 3, 2016 in U.S. Appl. No. 14/459,398.
Office Action issued Jun. 1, 2016 in U.S. Appl. No. 13/693,207.
Notice of Allowance issued Jul. 25, 2016 in U.S. Appl. No. 12/945,492.
Office Action issued May 16, 2016 in U.S. Appl. No. 12/633,313.
Office Action issued Jun. 29, 2016 in Chinese Application 201280030352.0.
Office Action issued Jun. 16, 2016 in Taiwanese Application 100138526.
Office Action issued Jun. 17, 2016 in Chinese Application 201410264248.9.
Related Publications (1)
Number Date Country
20150372175 A1 Dec 2015 US