Claims
- 1. A vertical transistor FET memory device comprising:an array of FET cells formed in rows and columns, with the rows being orthogonally arranged with respect to the columns, with a plurality of cells in a single row having a common source region, and with the cells in a column having separate source regions, a set of trenches each having a trench sidewalls and a trench bottom in a semiconductor substrate, threshold implant regions formed within said trench sidewalls, doped drain regions near the surface of said substrate and doped source regions in the base of said device below said trenches with oppositely doped channel regions therebetween, a tunnel oxide layer over said substrate including said trenches, a blanket thick floating gate layer of doped polysilicon over said tunnel oxide layer filling said trenches to below the top of said trenches, an interelectrode dielectric layer over said floating gate layer, and a control gate layer of doped polysilicon over said interelectrode dielectric layer.
- 2. A device in accordance with claim 1 including a source connect implant formed in the bottoms of said trenches.
- 3. A device in accordance with claim 1 wherein an array of FET cells is formed in rows and columns, with the rows being orthogonally arranged with respect to the columns with the cells in a single row having a common source region and the cells in a column having separate source regions.
- 4. A device in accordance with claim 1 wherein:prior to forming said threshold implant regions formed within said trench sidewalls, a source connect implant is formed in the bottoms of said trenches, and an array of FET cells is formed in rows and columns, with the rows being orthogonally arranged with respect to the columns with the cells in a single row having a common source region and the cells in a column having separate source regions.
- 5. A device in accordance with claim 1 with FOX regions formed between said rows.
- 6. A device in accordance with claim 1 wherein:FOX regions are formed between said rows, and a source connect implant has been formed in the bottoms of said trenches.
- 7. A device in accordance with claim 1 wherein:FOX regions are formed between said rows, an array of FET cells is formed in rows and columns, with the rows being orthogonally arranged with respect to the columns with the cells in a single row having a common source region and the cells in a column having separate source regions.
- 8. A device in accordance with claim 1 wherein:FOX regions are formed between said rows, a source connect implant is formed in the bottoms of said trenches, and an array of FET cells is formed in rows and columns, with the rows being orthogonally arranged with respect to the columns with the cells in a single row having a common source region and the cells in a columns column having separate source regions.
- 9. A vertical transistor memory device with rows and columns of FET memory cells formed in and on a semiconductor substrate which has a surface, said device comprising:FOX regions formed between said rows in the surface of said substrate, a set of trenches with sidewalls and a bottom in said semiconductor substrate with threshold implant regions formed within said sidewalls, doped drain regions near the surface of said substrate and doped source regions in the base of said device below said trenches with oppositely doped channel regions therebetween, a tunnel oxide layer over said substrate including said trenches, a blanket thick floating gate layer of doped polysilicon over said tunnel oxide layer filling said trenches and extending above said trenches, said floating gate layer formed below the top of said trenches, an interelectrode dielectric layer composed of ONO over said floating gate layer and over said tunnel oxide layer, a blanket thick control gate layer of doped polysilicon over said interelectrode dielectric layer, said control gate layer patterned into control gate electrodes, and spacers adjacent to the sidewalls of said control gate electrode.
- 10. A device in accordance with claim 9 wherein prior to forming said threshold implant regions formed within said trench sidewalls, a source connect implant was formed in the bottoms of said trenches.
- 11. A device in accordance with claim 9 wherein an array of FET cells is formed in rows and columns, with the rows being orthogonally arranged with respect to the columns with the cells in a single row having a common source region and the cells in a column having separate source regions.
- 12. A device in accordance with claim 9 wherein:a source connect implant is formed in the bottoms of said trenches, and an array of FET cells is formed in rows and columns, with the rows being orthogonally arranged with respect to the columns with the cells in a single row having a common source region and the cells in a column having separate source regions.
- 13. A device in accordance with claim 9 wherein said FOX regions which are formed between said rows separate drain regions of adjacent cells in a column, with common drain regions for adjacent cells in a row.
- 14. A device in accordance with claim 9 wherein a source connect implant is formed in the bottoms of said trenches.
- 15. A device in accordance with claim 9 wherein an array of FET cells is formed in rows and columns, with the rows being orthogonally arranged with respect to the columns with the cells in a single row having a common source region and the cells in a column having separate source regions.
- 16. A device in accordance with claim 9 wherein:a source connect implant is formed in the bottoms of said trenches, and an array of FET cells is formed in rows and columns, with the rows being orthogonally arranged with respect to the columns with the cells in a single row having a common source region and the cells in a column having separate source regions.
Parent Case Info
This is a division of patent application Ser. No. 09/035,058, filing date Mar. 5, 1998 now U.S. Pat. No. 6,087,222, Method Of Manufacture Of Vertical Split Gate Flash Memory Device And Device Manufactured Thereby, assigned to the same assignee as the present invention.
US Referenced Citations (9)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0485018 |
May 1992 |
EP |
408125148 |
May 1996 |
JP |