The present disclosure relates to the fabrication of semiconductor devices, and more particularly, to a via structure and a via etching process of forming the same.
Generally, the speed at which an integrated circuit operates is influenced by the distance between the farthest separated components that communicate with each other on the chip. Laying out circuits as three-dimensional structures has been shown to significantly reduce the communication path length between on-chip components, provided the vertical distances between the layers are much smaller than the chip width of the individual layers. Thus, by stacking circuit layers vertically, the overall chip speed is typically increased. One method that has been used to implement such stacking is through wafer bonding. Wafer bonding is the joining together of two or more semiconductor wafers on which integrated circuitry has been formed. Wafers are typically joined by direct bonding of external oxide layers or by adding adhesives to inter-level dielectric (ILD) layers. The bonded result produces a three-dimensional wafer stack that is subsequently diced into separate “stacked die,” with each individual stacked die having multiple layers of integrated circuitry. In addition to the increased speed that the three-dimensional circuitry typically experiences, wafer stacking offers other potential benefits, including improved form factors, lower costs, and greater integration through system on chip solutions. In order to enable the various components integrated within each stacked die, electrical connections are provided that provide conductors between vertical layers.
Vias have been routinely used in semiconductor fabrication to provide electrical coupling between one or more layers of conductive material within a semiconductor device. More recently, through-silicon vias (TSVs) have arisen as a method of overcoming limitations of conventional wire bonding for example, as increases in performance and density requirements no longer allow traditional wire bonding to be adequate. TSVs allow for shorter interconnects by forming an interconnect in the z-axis. The interconnect is created through a substrate (e.g. wafer), by forming a via extending from a front surface to a back surface of the substrate. TSVs are also useful in forming interconnects for stacked wafers, stacked die, and/or combinations thereof.
The use of TSVs technology however creates challenges. The aspect ratio of the via may be quite high (e.g. the thickness of the substrate or the depth of the via is large as compared to the diameter of the via). Conventional methods of forming a via may lead to an undesirable undercut in layers (e.g. undercuts between dielectric hard mask and silicon) of the substrate. In one approach for eliminating the silicon undercut profile, a sacrificial polymer is formed on the vertical surfaces of the hard mask opening to protect a dielectric hard mask from lateral etching in subsequent via etching process. Such a pre-treatment leads to a new set of problems and issues associated with via filling process. For example, issues include a silicon birds beak profile existed at the silicon edge and a roughness sidewall (e.g., a scalloping pattern on the top of the via sidewall), which cause poor sidewall coverage, improper formation in depositing a seed layer, a barrier layer and/or a passivation layer processes, and become an obstacle to accelerating the via filling process. The sidewall scalloping roughness also has an impact on TSV electrical performance.
Accordingly, there is a need for an improved via and a method of fabricating such to avoid the shortcomings of the conventional process.
The aforementioned objects, features and advantages of this disclosure will become apparent by referring to the following detailed description of the preferred embodiments with reference to the accompanying drawings, wherein:
The present disclosure relates generally to a via etching process, which can be applied to any process for forming an opening profile in a semiconductor substrate. More particularly, the present disclosure relates to a via structure and a via etching process of fabricating the same, which can be applied to a through-substrate via process (e.g., through-silicon via or through-wafer via process) for forming a vertical interconnection on the stacked wafers/dies. The via etching process may be formed after the formation of the front-end-of-the line (FEOL) devices and before the interconnect structure. The via etching process may be formed after the formation of the FEOL devices and the interconnect structure. It is understood, however, that specific embodiments are provided as examples to teach the broader inventive concept, and one of ordinary skill in the art can easily apply the teaching of the present disclosure to other methods or devices. In addition, it is understood that the methods and apparatus discussed in the present disclosure include some conventional structures and/or processes. Since these structures and processes are well known in the art, they will only be discussed in a general level of detail. Furthermore, reference numbers are repeated throughout the drawings for sake of convenience and example, and such repetition does not indicate any required combination of features or steps throughout the drawings. Moreover, the formation of a first feature over, on, adjacent, or coupled to a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the first and second features, such that the first and second features may not be in direct contact. Also, the formation of a feature on a substrate, including, for example, etching a substrate, may include embodiments where features are formed above the surface of the substrate, directly on the surface of the substrate, and/or extending below the surface of the substrate (such as, vias). A substrate may include a semiconductor wafer and one or more layers formed on the wafer. A via, as defined herein, may provide a connection between one or more conductive layers (e.g., metal interconnect layers, contact pads including bonding pads) on the substrate, between a conductive layer (e.g., metal interconnect layer) and a semiconductor layer (such as a silicon feature), and/or other desired connections between features formed on or coupled to a substrate. The connection provided by a via may or may not provide an electrical pathway from one feature to another feature. A via may be filled with conductive material, insulating material, and/or other materials used in the art. Furthermore a via may be formed on the substrate including an opening in one or more layers on the substrate, including dielectric layers, metal layers, semiconductor layers, and/or other features known in the art.
Herein, cross-sectional diagrams of
The method begins at step 200 where a semiconductor substrate 10 is provided. With reference now to
The method then proceeds to step 210, where a photoresist layer 18 is spin coated on the hard mask layer 15. The photoresist layer 18 is then patterned by exposure, bake, developing, and/or other photolithographic processes to provide an opening 18a in the photoresist layer 18 exposing the hard mask layer 15. As illustrated in
With reference to
In order to eliminate a silicon undercut 22 formed at the top corner of the through-substrate via 20 during the via etching process, step 240 of an undercut trimming process is performed to round the via corners and smooth the via sidewall roughness, thus eliminating a scalloping pattern on the via sidewall. This trimming process also creates a through-substrate via 20″ with a tapered sidewall profile as shown in
The undercut trimming process performed after the via etching process can eliminate the silicon undercut profile, silicon bird's beak structure and scalloping pattern so as to smooth the via sidewall profile, round the top corner of the via, and improve the via sidewall coverage for subsequent depositing processes, including the formation of a seed layer, a barrier layer and/or a passivation layer. This can benefit the via filling process and enhance the through-substrate via performance.
As shown in
Cross-sectional diagrams of
The method begins at step 200 of providing a substrate with front-end of the line (FEOL) features and back-end of the line (BEOL) features. Referring to
The interconnect structure 30 includes four metal layers. However any number of metal layers is possible. In the interconnect structure 30, the metal layers and vias may include conductive material such as, copper, aluminum, tungsten, tantalum, titanium, nickel, cobalt, one or more metal silicides, one or more metal nitrides, polysilicon, gold, silver, and/or other conductive materials, possibly including one or more refractory layers or linings. The metal layers and/or vias may be formed using processes such as, CVD, PVD, ALD, plating, and/or other processes.
The IMD layer 32 and the underlying dielectric layers 12 and 14 form a hard mask layer 15″ for the formation of a through silicon via as described below. The IMD layer 32 comprises a low dielectric constant. The IMD layer 32 may provide for minimized capacitive coupling between the metal traces (e.g., interconnect lines) in the interconnect structure 30. The IMD layer 32 may provide isolation for metal layers. Examples of other materials that may be suitable as the IMD layer 32 include tetraethylorthosilicate (TEOS) oxide, un-doped silicon glass, or doped silicon oxide such as borophosphosilicate glass (BPSG), fused silica glass (FSG), phosphosilicate glass (PSG), boron doped silicon glass (BSG), SILK™ (a product of Dow Chemical of Michigan), BLACK DIAMOND® (a product of Applied Materials of Santa Clara, Calif.), and/or other insulating materials known in the art. The IMD layer 32 may be formed by processes such as chemical vapor deposition (CVD), atomic layer deposition (ALD), physical vapor deposition (PVD), spin-on coating, and/or other processes.
The method then proceeds to step 210 where a photoresist layer 18 is spin coated on the hard mask layer 15″. The photoresist layer 18 is then patterned by exposure, bake, developing, and/or other photolithographic processes to provide an opening 18a in the photoresist layer 18 exposing the hard mask layer 15″. As illustrated in
With reference to
In order to eliminate a silicon undercut 22 formed at the top corner of the through-substrate via 20 during the via etching process, step 240 of an undercut trimming process is performed to round the via corner and smooth the via sidewall roughness, thus eliminating a scalloping pattern on the via sidewall. This trimming process also creates a through-substrate via 20″ with a tapered sidewall profile. The trimming process may use any suitable etching method including, for example, a plasma dry etch, a chemical wet etch, or other processes. For example, the trimming process is performed in a dry etching device, using a mixed gas of He, Ar, O2, CF based gases, NF3 and SF6 under the conditions of a gas pressure of 5-10 mTorr and an RF bias power of 1000-2500 W. After the trimming process is completed, at step 250 of photoresist ash process, the photoresist layer 18 is stripped from the semiconductor substrate 10, and the via 20″ has a rounded corner 24 as shown in
The undercut trimming process performed after the via etching process can eliminate the silicon undercut profile, silicon bird's beak structure and scalloping pattern so as to smooth the via sidewall profile, round the top corner of the via, and improve the via sidewall coverage for subsequent depositing processes including the formation of a seed layer, a barrier layer and/or a passivation layer. This can benefit the via filling process and enhance the through-substrate via performance.
As shown in
One aspect of the present disclosure relates to an integrated circuit structure. The integrated circuit structure includes a semiconductor substrate and a hard mask layer formed on the semiconductor substrate. The integrated circuit structure further includes at least a conductive layer formed in the hard mask layer and a via extending from the hard mask layer to at least a portion of the semiconductor substrate, wherein the via has a round corner and a tapered sidewall.
Another aspect of the present disclosure relates to an integrated circuit structure. The integrated circuit includes a semiconductor substrate and a hard mask layer formed on the semiconductor substrate. The integrated circuit structure further includes a via extending from the hard mask layer to at least a portion of the semiconductor substrate, wherein the via has a round corner and a tapered sidewall. The integrated circuit structure further includes a conductive material disposed in the via and an insulating material between sidewalls of the conductive material and sidewalls of the via.
Still another aspect of the current disclosure relates to an integrated circuit structure. The integrated circuit structure includes a semiconductor substrate and a hard mask layer formed on the semiconductor substrate. The integrated circuit structure further includes a conductive contact extending from the hard mask layer to at least a portion of the semiconductor substrate, wherein the conductive contact has a round corner and a tapered sidewall. The integrated circuit structure further includes an insulating material between sidewalls of the conductive contact and the semiconductor substrate.
In the preceding detailed description, the present disclosure is described with reference to specifically exemplary embodiments thereof. It will, however, be evident that various modifications, structures, processes, and changes may be made thereto without departing from the broader spirit and scope of the present disclosure, as set forth in the claims. The specification and drawings are, accordingly, to be regarded as illustrative and not restrictive. It is understood that the present disclosure is capable of using various other combinations and environments and is capable of changes or modifications within the scope of the inventive concept as expressed herein.
The present application is a divisional of U.S. application Ser. No. 12/722,949, filed Mar. 12, 2010, which claims the priority of U.S. Provisional Application No. 61/164,069, filed on Mar. 27, 2009, which are incorporated herein by reference in their entireties.
Number | Name | Date | Kind |
---|---|---|---|
4363830 | Hsu et al. | Dec 1982 | A |
5229647 | Gnadinger | Jul 1993 | A |
5391917 | Gilmour et al. | Feb 1995 | A |
5510298 | Redwine | Apr 1996 | A |
5767001 | Bertagnolli et al. | Jun 1998 | A |
5998292 | Black et al. | Dec 1999 | A |
6110825 | Mastromatteo et al. | Aug 2000 | A |
6184060 | Siniaguine | Feb 2001 | B1 |
6322903 | Siniaguine et al. | Nov 2001 | B1 |
6346457 | Kawano | Feb 2002 | B1 |
6448168 | Rao et al. | Sep 2002 | B1 |
6465892 | Suga | Oct 2002 | B1 |
6472293 | Suga | Oct 2002 | B1 |
6538333 | Kong | Mar 2003 | B2 |
6599778 | Pogge et al. | Jul 2003 | B2 |
6639303 | Siniaguine | Oct 2003 | B2 |
6664129 | Siniaguine | Dec 2003 | B2 |
6693361 | Siniaguine et al. | Feb 2004 | B1 |
6740582 | Siniaguine | May 2004 | B2 |
6800930 | Jackson et al. | Oct 2004 | B2 |
6828175 | Wood et al. | Dec 2004 | B2 |
6841883 | Farnworth et al. | Jan 2005 | B1 |
6882030 | Siniaguine | Apr 2005 | B2 |
6888253 | Rogers et al. | May 2005 | B1 |
6924551 | Rumer et al. | Aug 2005 | B2 |
6962867 | Jackson et al. | Nov 2005 | B2 |
6962872 | Chudzik et al. | Nov 2005 | B2 |
7012658 | Sawasaki et al. | Mar 2006 | B2 |
7030481 | Chudzik et al. | Apr 2006 | B2 |
7049170 | Savastiouk et al. | May 2006 | B2 |
7060601 | Savastiouk et al. | Jun 2006 | B2 |
7071546 | Fey et al. | Jul 2006 | B2 |
7111149 | Eilert | Sep 2006 | B2 |
7122912 | Matsui | Oct 2006 | B2 |
7157787 | Kim et al. | Jan 2007 | B2 |
7193308 | Matsui | Mar 2007 | B2 |
7262495 | Chen et al. | Aug 2007 | B2 |
7297574 | Thomas et al. | Nov 2007 | B2 |
7335972 | Chanchani | Feb 2008 | B2 |
7355273 | Jackson et al. | Apr 2008 | B2 |
7393779 | Furukawa et al. | Jul 2008 | B2 |
7410897 | Kanzawa | Aug 2008 | B2 |
7473582 | Wood et al. | Jan 2009 | B2 |
7521360 | Halahan et al. | Apr 2009 | B2 |
7528053 | Huang et al. | May 2009 | B2 |
7833894 | Hiatt | Nov 2010 | B2 |
7880307 | Farnworth et al. | Feb 2011 | B2 |
7973413 | Kuo et al. | Jul 2011 | B2 |
8183160 | Lagha et al. | May 2012 | B2 |
8610259 | Oganesian et al. | Dec 2013 | B2 |
8637968 | Haba et al. | Jan 2014 | B2 |
20060046495 | Frohberg et al. | Mar 2006 | A1 |
20100032808 | Ding et al. | Feb 2010 | A1 |
Number | Date | Country |
---|---|---|
2007266519 | Oct 2007 | JP |
2009539267 | Nov 2009 | JP |
375797 | Dec 1999 | TW |
200408002 | May 2004 | TW |
200601460 | Jan 2006 | TW |
200735264 | Sep 2007 | TW |
WO 2005043622 | May 2005 | WO |
Entry |
---|
JP OA dated Oct. 22, 2013 from corresponding application No. JP 2013-14032. |
Appeal No. FUFUKU2013-14032; Patent Application No. 2010-71426; Drafting Date, Oct. 16, 2013. |
Office Action dated Mar. 18, 2013 from corresponding application No. JP 2010-071426. |
JP OA dated Feb. 28, 2014 from corresponding application No. JP 2013-14032. |
Decision of Refusal dated Apr. 9, 2013 from corresponding application No. JP 2010-071426. |
Office Action dated Jul. 8, 2013 from corresponding application No. TW 099109037. |
Number | Date | Country | |
---|---|---|---|
20130062767 A1 | Mar 2013 | US |
Number | Date | Country | |
---|---|---|---|
61164069 | Mar 2009 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12722949 | Mar 2010 | US |
Child | 13671711 | US |