Claims
- 1. A power-on/off reset circuit comprising:a voltage detection circuit which detects a first voltage and outputs a first signal, and, a control signal generation circuit which generates a control signal based on a reference clocking signal and the first signal; wherein (a) when a power-supply voltage is higher than the first voltage, the control signal is generated according to the reference clocking signal, and when the power-supply voltage is equal to or lower than the first voltage while the control signal is generated, the generating of the control signal is continued for a predetermined duration and thereafter is ended, and (b) when the power-supply voltage is lower than the first voltage, the control signal is not newly generated regardless of the reference clocking signal.
- 2. A semiconductor device comprising:a power-on/off reset circuit which includes (a) a voltage detection circuit which detects a first voltage and outputs a first signal, and (b) a control signal generation circuit which generates a control signal based on a reference clocking signal and the first signal, wherein when a power-supply voltage is lower than the first voltage, the control signal is not newly generated regardless the reference clocking signal; and a first circuit which executes a series of operational sequences in accordance with the control signal, wherein the power-on/off reset circuit prevent a new operational sequence from starting in the first circuit when the power-supply voltage is equal to or lower than the first voltage.
- 3. A semiconductor device comprising:a power-on/off reset circuit which includes (a) a voltage detection circuit which detects a first voltage and outputs a first signal, and (b) a control signal generation circuit which generates a control signal based on a reference clocking signal and the first signal, wherein when a power-supply voltage is higher than the first voltage, the control signal is generated according to the reference clocking signal, and when a power-supply voltage is equal to or lower than the first voltage while the control signal is generated, the generating of the control signal is continued for a predetermined duration and thereafter is ended; and a first circuit which executes a series of operational sequences in accordance with the control signal, wherein the power-on/off reset circuit prevent the first circuit from being suspended until the series of operational sequences which are already being executed are completed when a voltage of the power-supply voltage which is higher than the first voltage changes into a voltage which is equal to or lower than the first voltage.
- 4. A semiconductor device according to claim 2 or 3, wherein said first circuit is a non-volatile memory.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-211942 |
Aug 1995 |
JP |
|
Parent Case Info
This application is a division of U.S. patent application Ser. No. 08/817,746, filed Jul. 9, 1997, now U.S. Pat. No. 5,864,247.
US Referenced Citations (10)
Foreign Referenced Citations (18)
Number |
Date |
Country |
33210398 |
Sep 1984 |
DE |
0 573 965 |
Dec 1993 |
EP |
2 216 303 |
Oct 1989 |
GB |
59016414 |
Jan 1984 |
JP |
59-129986 |
Jul 1984 |
JP |
61-214042 |
Sep 1986 |
JP |
63-261168 |
Oct 1988 |
JP |
64-3716 |
Jan 1989 |
JP |
01182757 |
Jul 1989 |
JP |
1-191281 |
Aug 1989 |
JP |
2-121193 |
May 1990 |
JP |
2-216598 |
Aug 1990 |
JP |
2-290568 |
Nov 1990 |
JP |
3-280117 |
Dec 1991 |
JP |
4-340148 |
Nov 1992 |
JP |
6-28066 |
Feb 1994 |
JP |
6-350423 |
Dec 1994 |
JP |
7-73057 |
Mar 1995 |
JP |
Non-Patent Literature Citations (4)
Entry |
Japanese language search report International Application PCT/JP96/02295. |
English translation of Japanese language search report. |
Supplementary European Search Report corresponding to application No. EP 96 92 6643 dated Jul. 29, 1999. |
Search report corresponding to application No. EP 96 92 6643 dated Nov. 5, 1998. |