Claims
- 1. An integrated circuit, comprising:
a die having a device layer; an insulating layer disposed over said device layer; a die street defining the outer most bounds of said die; a voltage divider network including a plurality of resistive elements connected in series to each other, a plurality of predetermined bias voltages derived by said voltage divider network, each of said bias voltages being dependent at least in part upon a corresponding one of said resistive elements; and a field plate termination including a plurality of field plates, said field plates disposed on said oxide layer and being laterally spaced apart relative to each other and relative to said die street, each of said plurality of field plates electrically connected to a corresponding one of said plurality of predetermined bias voltages.
- 2. The integrated circuit of claim 1, further comprising an emitter and a collector, said voltage divider network comprising a serpentine polysilicon resistor electrically connecting said emitter and said collector, said resistor having a length, said plurality of field plates being connected to said resistor at respective points along said length thereof.
- 3. The integrated circuit of claim 2, wherein said polysilicon resistor is uniformly doped along its length to provide a continuous resistance between the emitter and the collector.
- 4. The integrated circuit of claim 2, wherein said voltage divider network includes MOSFET devices.
- 5. The integrated circuit of claim 2, wherein said voltage divider network includes a combination of MOSFET devices and resistors.
- 6. The integrated circuit of claim 2, wherein said voltage divider network electrically connects said die street with one of an emitter, source and gate of said integrated circuit.
- 7. The integrated circuit of claim 2, wherein said predetermined bias voltage applied to a particular one of said field plates is dependent at least in part upon the proximity of said particular one of said field plates to said die street.
- 8. The integrated circuit of claim 7, wherein said predetermined bias voltage applied to a particular one of said field plates increases with the proximity of said particular one of said field plates to said die street.
- 9. The integrated circuit of claim 7, wherein:
said plurality of field plates comprise a first, second and third field plate, said first field plate being disposed relatively proximate to said die street, said second field plate being disposed between said first and third field plates relative to said die street, and said third field plate being disposed relatively distant from said die street; and said voltage divider network being connected across a potential difference and generating a first, second and third voltage, said first voltage applied to said first field plate and being from approximately fifty to approximately sixty percent of said potential difference, said second voltage applied to said second field plate and being from approximately twenty to approximately thirty percent of said potential difference, and said third voltage applied to said third field plate and being from approximately fifteen to approximately twenty percent of said potential difference.
- 10. The integrated circuit of claim 9, wherein said first voltage is approximately fifty-seven percent of said potential difference, said second voltage is approximately twenty-five percent of said potential difference, and said third voltage is approximately eighteen percent of said potential difference.
- 11. The integrated circuit of claim 2, wherein said voltage divider network is integral and monolithic with said die.
- 12. The integrated circuit of claim 2, wherein each of said plurality of field plates has a predetermined and respective width, said widths of said field plates being separately adjusted dependent at least in part upon a voltage rating of said integrated circuit.
- 13. The integrated circuit of claim 2, wherein each of said plurality of field plates is separated from another of said plurality of field plates by a predetermined and respective distance, said distances being adjusted dependent at least in part upon a voltage rating of said integrated circuit.
- 14. A method of distributing an electrical field within an integrated circuit die to thereby increase the breakdown voltage of said integrated circuit, said die having a device layer and an insulating layer, a die street formed on said die, said method comprising the steps of:
disposing a plurality of field plates on said die, said field plates being spaced apart relative to each other and relative to said die street; and resistively dividing a potential difference to generate a plurality of bias voltages, said bias voltages ranging from a relatively low value to a relatively high value; applying a respective one of said plurality of bias voltages to each of said field plates such that the bias voltage applied to a particular field plate increases with the proximity of that particular field plate to said die street.
- 15. The method of claim 14, wherein said resistively dividing step comprises electrically connecting one or more polysilicon resistors between said die street and one of an emitter and gate of said integrated circuit.
- 16. The method of claim 14, wherein said resistively dividing step comprises electrically connecting a series combination of resistors between said die street and one of an emitter and gate of said integrated circuit.
- 17. The method of claim 14, wherein said resistively dividing step comprises electrically connecting a combination of resistors and MOSFET devices between said die street and one of an emitter and gate of said integrated circuit.
- 18. The method of claim 14, wherein:
said disposing step comprises disposing first, second and third field plates on said die, said first field plate being relatively proximate to said die street, said second field plate being disposed between said first and second field plates, and said third field plate being disposed relatively distant from said die street; and said applying step comprises applying a first, second and third bias voltage to said first second and third field plates, respectively, said first bias voltage having a value of from approximately fifty to approximately sixty percent of said potential difference, said second bias voltage having a value of from approximately twenty to approximately thirty percent of said potential difference, and said third bias voltage having a value of from approximately fifteen to approximately twenty percent of said potential difference.
- 19. The method of claim 18, wherein said first bias voltage is approximately fifty-seven percent of said potential difference, said second bias voltage is approximately twenty-five percent of said potential difference, and said third bias voltage is approximately eighteen percent of said potential difference.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of the filing date of provisional patent application Serial No. 60/418,855 filed Oct. 16, 2002.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60418855 |
Oct 2002 |
US |