1. Field of the Invention
This invention relates to methods for fabricating semiconductor devices and in particular methods for wafer level coating of light emitting diodes.
2. Description of the Related Art
Light emitting diodes (LED or LEDs) are solid state devices that convert electric energy to light, and generally comprise one or more active layers of semiconductor material sandwiched between oppositely doped layers. When a bias is applied across the doped layers, holes and electrons are injected into the active layer where they recombine to generate light. Light is emitted from the active layer and from all surfaces of the LED.
Conventional LEDs cannot generate white light from their active layers. Light from a blue emitting LED has been converted to white light by surrounding the LED with a yellow phosphor, polymer or dye, with a typical phosphor being cerium-doped yttrium aluminum garnet (Ce:YAG). [See Nichia Corp. white LED, Part No. NSPW300BS, NSPW312BS, etc.; See also U.S. Pat. No. 5,959,316 to Lowrey, “Multiple Encapsulation of Phosphor-LED Devices”]. The surrounding phosphor material “downconverts” the wavelength of some of the LED's blue light, changing its color to yellow. Some of the blue light passes through the phosphor without being changed while a substantial portion of the light is downconverted to yellow. The LED emits both blue and yellow light, which combine to provide a white light. In another approach light from a violet or ultraviolet emitting LED has been converted to white light by surrounding the LED with multicolor phosphors or dyes.
One conventional method for coating an LED with a phosphor layer utilizes a syringe or nozzle for injecting a phosphor mixed with epoxy resin or silicone polymers over the LED. Using this method, however, it can be difficult to control the phosphor layer's geometry and thickness. As a result, light emitting from the LED at different angles can pass through different amounts of conversion material, which can result in an LED with non-uniform color temperature as a function of viewing angle. Because the geometry and thickness is hard to control, it can also be difficult to consistently reproduce LEDs with the same or similar emission characteristics.
Another conventional method for coating an LED is by stencil printing, which is described in European Patent Application EP 1198016 A2 to Lowery. Multiple light emitting semiconductor devices are arranged on a substrate with a desired distance between adjacent LEDs. The stencil is provided having openings that align with the LEDs, with the holes being slightly larger than the LEDs and the stencil being thicker than the LEDs. A stencil is positioned on the substrate with each of the LEDs located within a respective opening in the stencil. A composition is then deposited in the stencil openings, covering the LEDs, with a typical composition being a phosphor in a silicone polymer that can be cured by heat or light. After the holes are filled, the stencil is removed from the substrate and the stenciling composition is cured to a solid state.
Like the syringe method above, using the stencil method can be difficult to control the geometry and layer thickness of the phosphor containing polymer. The stenciling composition may not fully fill the stencil opening such that the resulting layer is not uniform. The phosphor containing composition can also stick to the stencil opening which reduces the amount of composition remaining on the LED. The stencil openings may also be misaligned to the LED. These problems can result in LEDs having non-uniform color temperature and LEDs that are difficult to consistently reproduce with the same or similar emission characteristics.
Various coating processes of LEDs have been considered, including spin coating, spray coating, electrostatic deposition (ESD), and electrophoretic deposition (EPD). Processes such as spin coating or spray coating typically utilize a binder material during the phosphor deposition, while other processes require the addition of a binder immediately following their deposition to stabilize the phosphor particles/powder.
With these approaches the key challenge is accessing the wire bond pad on the device after the coating process. Accessing the wire bond by standard wafer fabrication techniques is difficult with typical silicone binding material, as well as other binder materials such as epoxies or glass. Silicones are not compatible with commonly used wafer fabrication materials such as acetone, as well as some developers, and resist strippers. This can limit the options and choices for the particular silicones and process steps. Silicones are also cured at high temperature (greater than 150° C.), which is beyond the glass transition temperature of commonly used photoresists. Cured silicone films with phosphor are also difficult to etch and have a very slow etch rate in chlorine and CF4 plasma, and wet etching of cured silicones is typically inefficient.
The present invention discloses new methods for fabricating semiconductor devices such as LED chips at the wafer level, and discloses LED chips and LED chip wafers fabricated using the methods. One method for fabricating light emitting diode (LED) chips according to the present invention comprises providing a plurality of LEDs typically on a substrate. Pedestals are formed on the LEDs with each of the pedestals in electrical contact with one of the LEDs. A coating is formed over said LEDs, with the coating burying at least some of the pedestals. The coating is then planarized leaving some of said coating material on said LEDs while exposing at least some of the buried pedestals, making them available for contacting. The present invention discloses similar methods used for fabricating LED chips comprising LEDs flip chip mounted on a carrier substrate. Similar methods according to the present invention can also be used for fabricating other semiconductor devices.
One embodiment of a light emitting diode (LED) chip wafer fabricated using methods according to the present invention comprises a plurality of LEDs on a substrate wafer and a plurality of pedestals, each of which is in electrical contact with one of the LEDs. A coating at least partially covers the LEDs with at least some of the pedestals extending through and to the surface of the coating. The pedestals are exposed at the surface of the coating.
One embodiment of a light emitting diode (LED) chip manufactured using methods according to the present invention comprises an LED on a substrate and a pedestal in electrical contact with the LED. A coating at least partially covering the LED, with the pedestal extending through and to the surface of the coating and exposed at the surface of the coating.
In accordance with certain aspects of the present invention, the coating can include phosphor particles that downconvert at least some of the light emitted from the active region of the LED chip to produce white light, thereby producing a white LED chip.
These and other aspects and advantages of the invention will become apparent from the following detailed description and the accompanying drawings which illustrate by way of example the features of the invention.
a through 1e are sectional views of one embodiment of an LED chip wafer at fabrication steps in one method according to the present invention;
a through 3e are sectional views of one embodiment of an flip-wafer bonded LED chip wafer at fabrication steps in another method according to the present invention;
a through 5d are sectional views of another embodiment of an LED chip wafer at fabrication steps in a method according to the present invention utilizing a prefabricated coating;
a through 6c are sectional views of another embodiment of an LED chip wafer at fabrication steps in a method according to the present invention having recesses in the coating;
a through 15d are sectional views of another embodiment of an LED chip wafer at fabrication steps in a method according to the present invention utilizing a trenched substrate.
The present invention provides fabrication methods that are particularly applicable to wafer level coating of semiconductor devices such as LEDs. The present invention also provides semiconductor devices, such as LEDs fabricated using these methods. The present invention allows coating of LEDs at the wafer level with a down-converter layer (e.g. phosphor loaded silicone) while still allowing access to one or more of the contacts for wire bonding. According to one aspect of the present invention, electrically conducting pedestals/posts are formed on one or both of the LED contacts (bond pads) while the LEDs are at the wafer level. These pedestals can be fabricated using known techniques such as electroplating, electroless plating, stud bumping, or vacuum deposition. The wafer can then be blanket coated with a down-converter coating layer, burying the LEDs, contacts and pedestals. Each of the pedestals act as a vertical extension of its contact, and although the blanket coating with the down-converter coating temporarily covers the pedestals, the coating can be planarized and thinned to expose the top surface or top portion of the pedestals. The pedestals should be tall enough (10-100 μm) to project through the desired final coating thickness. After planarizing the pedestals are exposed for external connection such as by wire bonding. This process occurs at the wafer level and as a subsequent fabrication step, the individual LEDs chips can be separated/singulated from the wafer using known processes.
The present invention eliminates complex wafer fabrication processes to access wire bond pads after blanket coating. Instead a simple and cost effective approach is utilized. It allows for wafer level coating of semiconductor devices without the need for alignment. A wide variety of coating technologies can be used such as spin-coating of phosphor loaded silicone mixture, or electrophoretic deposition of phosphor followed by blanket coating of silicone or other binding material. Mechanical planarization allows thickness uniformity over the wafer and thickness uniformity of the coat can be achieved over a wide thickness range (e.g. 1 to 100 μm). White LED chip color point may be fine tuned by controlling the final coat thickness, including using an iterative approach (e.g. grind, test, grind, etc.) which will result in tightly binned white LEDs. This approach is also scalable to large wafer sizes.
The present invention is described herein with reference to certain embodiments but it is understood that the invention can be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. In particular, the present invention is described below in regards to coating LEDs with a down-converter coating that typically comprises a phosphor loaded binder (“phosphor/binder coating”), but it is understood that the present invention can be used to coat LEDs with other materials for down-conversion, protection, light extraction or scattering. It is also understood that the phosphor binder can have scattering or light extraction particles or materials, and that the coating can be electrically active. The methods according to the present invention can also be used for coating other semiconductor devices with different materials. Additionally, single or multiple coatings and/or layers can be formed on the LEDs. A coating can include no phosphors, one or more phosphors, scattering particles and/or other materials. A coating may also comprise a material such as an organic dye the provides down-conversion. With multiple coatings and/or layers, each one can include different phosphors, different scattering particles, different optical properties, such as transparency, index of refraction, and/or different physical properties, as compared to other layers and/or coatings.
It is also understood that when an element such as a layer, region or substrate is referred to as being “on” another element, it can be directly on the other element or intervening elements may also be present. Furthermore, relative terms such as “inner”, “outer”, “upper”, “above”, “lower”, “beneath”, and “below”, and similar terms, may be used herein to describe a relationship of one layer or another region. It is understood that these terms are intended to encompass different orientations of the device in addition to the orientation depicted in the figures.
Although the terms first, second, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present invention.
Embodiments of the invention are described herein with reference to cross-sectional view illustrations that are schematic illustrations of idealized embodiments of the invention. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances are expected. Embodiments of the invention should not be construed as limited to the particular shapes of the regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. A region illustrated or described as square or rectangular will typically have rounded or curved features due to normal manufacturing tolerances. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the precise shape of a region of a device and are not intended to limit the scope of the invention.
a through 1e show one embodiment of wafer level LED chips 10 manufactured using a method according to the present invention. Referring now to
Each of the LED chips 10 comprises a semiconductor LED 12 that can have many different semiconductor layers arranged in different ways. The fabrication and operation of LEDs is generally known in the art and only briefly discussed herein. The layers of the LED 10 can be fabricated using known processes with a suitable process being fabrication using metal organic chemical vapor deposition (MOCVD). The layers of the LEDs 12 generally comprise an active layer/region 14 sandwiched between first and second oppositely doped epitaxial layers 16, 18, all of which are formed successively on a substrate 20. In this embodiment the LEDs 12 are shown as separate devices on the substrate 20. This separation can be achieved by having portions of the active region 14 and doped layers 16, 18 etched down to the substrate 20 to form the open areas between the LEDs 12. In other embodiments and as described in more detail below, the active layer 14 and doped layers 16, 18 can remain continuous layers on the substrate 20 and can be separated into individual devices when the LED chips are singulated.
It is understood that additional layers and elements can also be included in the LED 12, including but not limited to buffer, nucleation, contact and current spreading layers as well as light extraction layers and elements. The active region 14 can comprise single quantum well (SQW), multiple quantum well (MQW), double heterostructure or super lattice structures. In one embodiment, the first epitaxial layer 16 is an n-type doped layer and the second epitaxial layer 18 is a p-type doped layer, although in other embodiments the first layer 16 can be p-type doped and the second layer 18 n-type doped. The first and second epitaxial layers 16, 18 are hereinafter referred to as n-type and p-type layers, respectively.
The region 14 and layers 16, 18 of the LEDs 12 may be fabricated from different material systems, with preferred material systems being Group-III nitride based material systems. Group-III nitrides refer to those semiconductor compounds formed between nitrogen and the elements in the Group III of the periodic table, usually aluminum (Al), gallium (Ga), and indium (In). The term also refers to ternary and quaternary compounds such as aluminum gallium nitride (AlGaN) and aluminum indium gallium nitride (AlInGaN). In a preferred embodiment, the n- and p-type layers 16, 18 are gallium nitride (GaN) and the active region 14 is InGaN. In alternative embodiments the n- and p-type layers 16, 18 may be AlGaN, aluminum gallium arsenide (AlGaAs) or aluminum gallium indium arsenide phosphide (AlGaInAsP).
The substrate 20 can be made of many materials such at sapphire, silicon carbide, aluminum nitride (AlN), GaN, with a suitable substrate being a 4H polytype of silicon carbide, although other silicon carbide polytypes can also be used including 3C, 6H and 15R polytypes. Silicon carbide has certain advantages, such as a closer crystal lattice match to Group III nitrides than sapphire and results in Group III nitride films of higher quality. Silicon carbide also has a very high thermal conductivity so that the total output power of Group-III nitride devices on silicon carbide is not limited by the thermal dissipation of the substrate (as may be the case with some devices formed on sapphire). SiC substrates are available from Cree Research, Inc., of Durham, N.C. and methods for producing them are set forth in the scientific literature as well as in a U.S. Pat. Nos. Re. 34,861; 4,946,547; and 5,200,022. In the embodiment shown, the substrate 20 is at the wafer level, with the plurality of LEDs 12 formed on the wafer substrate 20.
Each of the LEDs 12 can have first and second contacts 22, 24. In the embodiment shown, the LEDs have a vertical geometry with the first contact 22 on the substrate 20 and the second contact 24 on the p-type layer 18. The first contact 22 is shown as one layer on the substrate, but when the LED chips are singulated from the wafer the first contact 22 will also be separated such that each LED chip 10 has its own portion of the first contact 22. An electrical signal applied to the first contact 22 spreads into the n-type layer 16 and a signal applied to the second contact 24 spreads into the p-type layer 18. In the case of Group-III nitride devices, it is well known that a thin semitransparent current spreading layer typically covers some or all of the p-type layer 18. It is understood that the second contact 24 can include such a layer which is typically a metal such as platinum (Pt) or a transparent conductive oxide such as indium tin oxide (ITO). The first and second contacts 22, 24 are hereinafter referred to as the n-type and p-type contacts respectively.
The present invention can also be used with LEDs having lateral geometry wherein both contacts are on the top of the LEDs. A portion of the p-type layer 18 and active region is removed, such as by etching to expose a contact mesa on the n-type layer 16. The boundary of the removed portion of the of the active region 14 and p-type layer 18 is designated by vertical phantom line 25. A second lateral n-type contact 26 (also shown in phantom) is provided on the mesa of the n-type layer 16. The contacts can comprise known materials deposited using known deposition techniques.
Referring now to
The process of forming stud bumps is generally known and only discussed briefly herein. Stud bumps are placed on the contacts (bond pads) through a modification of the “ball bonding” process used in conventional wire bonding. In ball bonding, the tip of the bond wire is melted to form a sphere. The wire bonding tool presses this sphere against the contact, applying mechanical force, heat, and/or ultrasonic energy to create a metallic connection. The wire bonding tool next extends the gold wire to the connection pad on the board, substrate, or lead frame, and makes a “stitch” bond to that pad, and finishes by breaking off the bond wire to begin another cycle. For stud bumping, the first ball bond is made as described, but the wire is then broken close above the ball. The resulting gold ball, or “stud bump” remains on the contact and provides a permanent, reliable connection through to the underlying contact metal. The stud bumps can then be flattened (or “coined”) by mechanical pressure to provide a flatter top surface and more uniform bump heights, while at the same time pressing any remaining wire into the ball.
The height of the pedestal 28 can vary depending on the desired thickness of the phosphor loaded binder coating and should be high enough to match or extend above the top surface of the phosphor loaded binder coating from the LED. The height can exceed 200 μm, with typical pedestal height in the range of 20 to 60 μm. In some embodiments, more than one stud bump can be stacked to achieve the desired pedestal height. The stud bumps or other forms of the pedestal 28 can also have a reflecting layer or can be made of a reflective material to minimize optical losses.
For the vertical geometry type LEDs 12 shown, only one pedestal 28 is needed for the p-type contact 24. For alternative lateral geometry LEDs a second n-type pedestal 30 (shown in phantom) is formed on the lateral geometry n-type contact 26, typically of the same materials, to substantially the same height as the p-type pedestal 28, and formed using the same processes.
Referring now to
In a preferred embodiment, the phosphor can be deposited over the wafer in a phosphor/binder mixture using spin coating. Spin coating is generally known in the art and generally comprises depositing the desired amount of binder and phosphor mixture at the center of the substrate and spinning the substrate at high speed. The centrifugal acceleration causes the mixture to spread to and eventually off the edge of the substrate. Final layer thickness and other properties depend on the nature of the mixture (viscosity, drying rate, percent phosphor, surface tension, etc.) and the parameters chosen for the spin process. For large wafers it may be useful to dispense the phosphor/binder mixture over the substrate before spinning the substrate at high speed.
In another embodiment, the phosphor is deposited on the wafer using known electrophoretic deposition methods. The wafer and its LEDs are exposed to a solution containing phosphor particles suspended in a liquid. An electrical signal is applied between the solution and the LEDs which creates an electrical field that causes the phosphor particles to migrate to and deposit on the LEDs. The process typically leaves the phosphor blanketed over the LEDs in powder form. A binder can then be deposited over the phosphor with the phosphor particles sinking into the binder to form the coating 32. The binder coating can be applied using many known methods and in one embodiment, the binder coating can be applied using spin coating.
The phosphor/binder coating 32 can then be cured using many different curing methods depending on different factors such as the type of binder used. Different curing methods include but are not limited to heat, ultraviolet (UV), infrared (IR) or air curing.
Different factors determine the amount of LED light that will be absorbed by the phosphor/binder coating in the final LED chips, including but not limited to the size of the phosphor particles, the percentage of phosphor loading, the type of binder material, the efficiency of the match between the type of phosphor and wavelength of emitted light, and the thickness of the phosphor/binding layer. These different factors can be controlled to control the emission wavelength of the LED chips according to the present invention.
Different materials can be used for the binder, with materials preferably being robust after curing and substantially transparent in the visible wavelength spectrum. Suitable material include silicones, epoxies, glass, spin-on glass, BCB, polymides and polymers, with the preferred material being silicone because of its high transparency and reliability in high power LEDs. Suitable phenyl- and methyl-based silicones are commercially available from Dow® Chemical. In other embodiments, the binder material can be engineered to be index matched with the features such as the chip (semiconductor material) and growth substrate, which can reduce total internal reflection (TIR) and improve light extraction.
Many different phosphors can be used in the coating 32 according to the present invention. The present invention is particularly adapted to LED chips emitting white light. In one embodiment according to the present invention LEDs 12 emit light in the blue wavelength spectrum and the phosphor absorbs some of the blue light and re-emits yellow. The LED chips 10 emit a white light combination of blue and yellow light. In one embodiment the phosphor comprises commercially available YAG:Ce, although a full range of broad yellow spectral emission is possible using conversion particles made of phosphors based on the (Gd,Y)3(Al,Ga)5O12:Ce system, such as the Y3Al5O12:Ce (YAG). Other yellow phosphors that can be used for white emitting LED chips include: Tb3-xRExO12:Ce(TAG); RE=Y, Gd, La, Lu; or Sr2-x-yBaxCaySiO4:Eu.
First and second phosphors can also be combined for higher CRI white of different white hue (warm white) with the yellow phosphors above combined with red phosphors. Different red phosphors can be used including:
SrxCa1-xS:Eu, Y; Y=halide;
CaSiAlN3:Eu; or
Sr2-yCaySiO4:Eu
Other phosphors can be used to create saturated color emission by converting substantially all light to a particular color. For example, the following phosphors can be used to generate green saturated light:
SrGa2S4:Eu;
Sr2-yBaySiO4:Eu; or
SrSi2O2N2:Eu.
The following lists some additional suitable phosphors used as conversion particles in an LED chips 10, although others can be used. Each exhibits excitation in the blue and/or UV emission spectrum, provides a desirable peak emission, has efficient light conversion, and has acceptable Stokes shift:
Yellow/Green
(Sr,Ca,Ba)(Al,Ga)2S4:Eu2+
Ba2(Mg,Zn)Si2O7:Eu2+
Gd0.46Sr0.31Al1.23OxF1.38:Eu2+0.06
(Ba1-x-ySrxCay)SiO4:Eu
Ba2SiO4:Eu2+
Red
Lu2O3:Eu3+
(Sr2-xLax)(Ce1-xEux)O4
Sr2Ce1-xEuxO4
Sr2-xEuxCeO4
SrTiO3:Pr3+,Ga3+
CaAlSiN3:Eu2+
Sr2Si5N8:Eu2+
Different sized phosphor particles can be used including but not limited to 10-100 nanometer (nm)-sized particles to 20-30 μm sized particles, or larger. Smaller particle sizes typically scatter and mix colors better than larger sized particles to provide a more uniform light. Larger particles are typically more efficient at converting light compared to smaller particles, but emit a less uniform light. In one embodiment, the particle sizes are in the range of 2-5 μm. In other embodiments, the coating 32 can comprise different types of phosphors or can comprise multiple phosphor coatings for monochromatic or polychromatic light sources.
The coating 32 can also have different concentrations or loading of phosphor materials in the binder, with a typical concentration being in range of 30-70% by weight. In one embodiment, the phosphor concentration is approximately 65% by weight, and is preferably uniformly dispersed throughout the binder. Still in other embodiments the coating can comprise multiple layers of different concentrations of types of phosphors, or a first coat of clear silicone can be deposited followed by phosphor loaded layers.
As discussed above, the pedestal 28 (and pedestal 30 for lateral devices) are buried by the coating 32, which allows for the LED chips 10 to be coated without the need for alignment. After the initial coating of the LED chips, further processing is needed to expose the pedestal 28. Referring now the
Following planarization, the surface root mean squared roughness of the coating should be approximately 10 nm or less, although the surface can have other surface roughness measurements. In some embodiments the surface can be textured during planarization. In other embodiments, after planarization the coating or other surfaces, can be textured such as by laser texturing, mechanical shaping, etching (chemical or plasma), or other processes, to enhance light extraction. Texturing results in surface features that are 0.1-5 μm tall or deep, and preferably 0.2-1 μm. In other embodiments, the surface of the LEDs 12 can also be textured or shaped for improved light extraction.
Referring now to
For the LED chips 10, light from the LED 12 that is emitted toward substrate 20 can pass out of the LED chip 10 through the substrate without passing through the phosphor/binder coating 32. This can be acceptable for generating certain colors or hues of light. In embodiments where this substrate emission is to be prevented or minimized, the substrate 20 can be opaque so that light from the LED 12 emitted toward the substrate 20 is blocked or absorbed so that most light emitting from the LED chip 10 comes from light passing through the coating 32.
LED chips 40 also comprise a reflective layer 42 that is arranged to reflect light emitted from the active region toward the substrate 20, back toward the top of the LED chips 40. This reflective layer 42 reduces the emission of light from the LEDs 12 that does not pass through conversion material before emitting from the LED chips 40, such as through the substrate 20 and encourages emission toward the top of the LED chips 40 and through the coating 32.
The reflective layer 42 can be arranged in different ways and in different locations in the LED chip 40, with the layer 42 as shown arranged between the n-type layer 16 and the substrate 20. The layer can also extend on the substrate 20 beyond the vertical edge of the LED chips 12. In other embodiments the reflective layer is only between the n-type layer 16 and the substrate. The layer 42 can comprise different materials including but not limited to a metal or a semiconductor reflector such as a distributed Bragg reflector (DBR).
As mentioned above, in some embodiments the active region 14 and the n- and p-type layers 16, 18 can be continuous layers on the substrate 20 as shown by phantom lines between the LEDs 12. In these embodiments, the LEDs are not separated until the step when the LED chips 40 are singulated. Accordingly, the resulting LED chips may have a layer of the coating 32 over the top surface of the LEDs. This can allow for emission of the active region light out the side surfaces of the LEDs 12, but in embodiments utilizing this LEDs in relation to the surrounding features, this emission of light without encountering phosphor material can be minimal compared to the amount of light passing through the phosphor material.
The methods according to the present invention can be used to coat many different devices and LEDs.
Many different material systems can be used for the LEDs, with a preferred material system being the Group-III nitride material system grown using known processes as described above. Like the LEDs 12 in
For vertical geometry LED chips 60, an n-type contact 74 can be included on top surface of each of the LEDs, and a p-type contact 76 can be formed on the carrier substrate 64. The n- and p-type contacts 74, 76 can also be made of conventional conductive materials deposited using known techniques similar to the first and second contacts 22, 24 shown in
Referring now to
Referring now to
The flip-wafer bonded LEDs can also have reflective elements or layers to encourage light emission in the desired direction.
a through 5d show another embodiment of LED chips 100 fabricated according to the present invention that are similar to the LED chips 60 described above and shown in
Referring now to
Referring now to
The fabrication method for LED chips 100 allows for the thickness of the phosphor/binder to be accurately controlled by controlling the thickness of the layer 102. This method also allows for the use of different layer thicknesses and composition for different desired emission characteristics for the LED chips 100.
a through 6c show still another embodiment of LED chips 110 according to the present invention similar to LED chips 60. Referring first to
Referring to
This method of forming recessed portions 114 can be used in conjunction with planarizing of the coating 112. The layer 112 can be planarized to the level that provides the desired emission characteristics of the LED chip 110, which may be above the pedestals 78. The recessed portions 114 can then be formed to access the pedestals. This allows for forming pedestals of reduced height lower than the coating, which can reduce fabrication costs related to forming the pedestals 78. This process can require some alignment with forming the recessed portions, but the coating 112 is still applied without the need for alignment.
The pedestals in the LED chips embodiments above are described as comprising a conductive material such as Au, Cu, Ni or In, preferably formed using stud bumping processes. Alternatively, the pedestals can be made of different materials and can be formed using different methods.
The semiconductor material 138 can be formed in many different ways and can comprise many different materials, such as the material comprising the LED epitaxial layers or the growth substrate material, e.g. GaN, SiC, sapphire, Si, etc. In one embodiment, the semiconductor material 138 can be etched from the epitaxial layers, and then coated with the pedestal layer 140. In other embodiments, portions of the growth substrate can remain on the epitaxial layers during removal of the growth substrate from the LEDs 122. The remaining growth substrate portions can then be covered by the pedestal layer 140.
Like the embodiments above, the wafer comprising the LED chips 120 and 150 can be blanketed by a layer of coating material, burying the LED chips and their pedestals. The coating material can comprise the phosphors and binders described above, and can be thinned using the methods described above to expose the pedestals through the coating materials. The LED chips can then be singulated using the methods described above.
The present invention can also be used to fabricate wafer level emitter arrays.
Many different LED chips having different structures can be fabricated according to the present invention.
Many different variations to the LED chips can be fabricated according to the present invention and
It is further understood that the pedestals in
An n-type pedestal 414 is formed on the first trace 412a and a p-type pedestal 416 is formed on the second trace 412b, with both pedestals being formed using the methods described above. A phosphor/binder coating 418 is included over the LEDs 402, burying the pedestals 414, 416. The coating 418 can then be planarized to expose the pedestals 414, 416 for contacting, or in other embodiments the recesses can be formed in the coating to expose the pedestals 414, 416. The LED chips can then be singulated using the processes described above.
The fabrication method described in conjunction with LED chips 400 allows for the use of good quality singulated LEDs 402 with the desired emission characteristics to be selected for mounting to the wafer 404. The arrangement also allows for the mounting of LEDs 402 to the wafer with larger spaces between the LEDs 402 while not wasting valuable epitaxial material through etching of the material to form the spaces.
The LEDs 502 are then mounted to a carrier substrate 512 with the substrate down. The carrier substrate 512 comprises a first phosphor/binder coating 514 on a transparent substrate 516. The first coating 514 can be adhesive to hold the LEDs 502 or an additional adhesive materials can be used.
A p-type contact 518 is provided on the p-type layer 508 and an n-type contact 520 is provided on the n-type layer 506. The contacts 518, 520 can comprise many different materials, with the preferred material being reflective. By being reflective, the contacts 518, 520 reflect active region light making the carrier substrate 512 the primary emission surface. P-type pedestal 522 is formed on the p-type contact 518, and n-type pedestal 524 is formed on the n-type contact 520 as described above. A second phosphor/binder coating 526 is formed over the LEDs 502, burying the pedestals 522, 524. As described above, the second coating 526 can then be planarized to reveal the pedestals 522, 524.
The LED chips 500 can then be singulated and this arrangement provides LED chips 500 having LEDs 502 that are surrounded by a phosphor layer provided by the first and second coating 514, 526. The singulated LED chips 500 can also be packaged as a conventional flip-chip device except with the first and second coatings providing a white-emitting LED flip chip without further phosphor processing. This embodiment provides the further advantage of ability to use good quality singulated LEDs 502 with the desired emission characteristics for mounting to the wafer carrier wafer 512, such that the resulting LED chips 502 are of good quality. The LEDs 502 can also be mounted to the wafer with larger spaces between the LEDs 502 while not wasting valuable epitaxial material through etching of the material to form the spaces.
a through 15d show still another embodiment of LED chips 600 according to the present invention. Referring first to
Referring now to
Referring again to
The present invention can also be used to cover individual LEDs instead of those on formed in an LED chip wafer. In these embodiments, the LED chips can be singulated and then mounted in a package or to a submount or PCB. The LED chips can then be coated and planarized according to the present invention to expose the pedestal(s) for contacting.
Although the present invention has been described in detail with reference to certain preferred configurations thereof, other versions are possible. Therefore, the spirit and scope of the invention should not be limited to the versions described above.
This invention was made with Government support under Contract USAF 05-2-5507. The Government has certain rights in this invention
Number | Name | Date | Kind |
---|---|---|---|
3780357 | Haitz | Dec 1973 | A |
4576796 | McCormick | Mar 1986 | A |
4733335 | Serizawa et al. | Mar 1988 | A |
4918497 | Edmond | Apr 1990 | A |
4935665 | Murata | Jun 1990 | A |
4946547 | Palmour et al. | Aug 1990 | A |
4966862 | Edmond | Oct 1990 | A |
5027168 | Edmond | Jun 1991 | A |
5200022 | Kong et al. | Apr 1993 | A |
5210051 | Carter, Jr. | May 1993 | A |
5277840 | Osaka et al. | Jan 1994 | A |
5338944 | Edmond et al. | Aug 1994 | A |
RE34861 | Davis et al. | Feb 1995 | E |
5393993 | Edmond et al. | Feb 1995 | A |
5416342 | Edmond et al. | May 1995 | A |
5523589 | Edmond et al. | Jun 1996 | A |
5604135 | Edmond et al. | Feb 1997 | A |
5614131 | Mukerji et al. | Mar 1997 | A |
5631190 | Negley | May 1997 | A |
5739554 | Edmond et al. | Apr 1998 | A |
5766987 | Mitchell et al. | Jun 1998 | A |
5813753 | Vriens et al. | Sep 1998 | A |
5858278 | Itoh et al. | Jan 1999 | A |
5912477 | Negley | Jun 1999 | A |
5923053 | Jakowetz et al. | Jul 1999 | A |
5959316 | Lowery | Sep 1999 | A |
5998925 | Shimizu | Dec 1999 | A |
6001671 | Fjelstad | Dec 1999 | A |
6056421 | Johnson et al. | May 2000 | A |
6066861 | Hohn et al. | May 2000 | A |
6069440 | Shimizu et al. | May 2000 | A |
6087202 | Exposito et al. | Jul 2000 | A |
6120600 | Edmond et al. | Sep 2000 | A |
6132072 | Turnbull et al. | Oct 2000 | A |
6139304 | Centofante | Oct 2000 | A |
6153448 | Takahashi et al. | Nov 2000 | A |
6157086 | Weber | Dec 2000 | A |
6187606 | Edmond et al. | Feb 2001 | B1 |
6201262 | Edmond et al. | Mar 2001 | B1 |
6245259 | Hohn et al. | Jun 2001 | B1 |
6252254 | Soules et al. | Jun 2001 | B1 |
6257737 | Marshall et al. | Jul 2001 | B1 |
6274890 | Oshio et al. | Aug 2001 | B1 |
6329224 | Nguyen | Dec 2001 | B1 |
6331063 | Kamada et al. | Dec 2001 | B1 |
6333522 | Inoue et al. | Dec 2001 | B1 |
6338813 | Hsu et al. | Jan 2002 | B1 |
6366018 | Garbuzov | Apr 2002 | B1 |
6376277 | Corisis | Apr 2002 | B2 |
6404125 | Garbuzov | Jun 2002 | B1 |
6468832 | Mostafazadeh | Oct 2002 | B1 |
6501100 | Srivastava | Dec 2002 | B1 |
6504180 | Heremans et al. | Jan 2003 | B1 |
6522065 | Srivastava | Feb 2003 | B1 |
6531328 | Chen | Mar 2003 | B1 |
6580097 | Soules et al. | Jun 2003 | B1 |
6583444 | Fjelstad | Jun 2003 | B2 |
6614103 | Durocher et al. | Sep 2003 | B1 |
6624058 | Kazama | Sep 2003 | B1 |
6642652 | Collins, III et al. | Nov 2003 | B2 |
6650044 | Lowery | Nov 2003 | B1 |
6653765 | Levinson et al. | Nov 2003 | B1 |
6664560 | Emerson et al. | Dec 2003 | B2 |
6686676 | McNulty et al. | Feb 2004 | B2 |
6733711 | Durocher et al. | May 2004 | B2 |
6734033 | Emerson et al. | May 2004 | B2 |
6744196 | Jeon | Jun 2004 | B1 |
6759266 | Hoffman | Jul 2004 | B1 |
6791119 | Slater, Jr. et al. | Sep 2004 | B2 |
6791259 | Stokes | Sep 2004 | B1 |
6793371 | Lamke et al. | Sep 2004 | B2 |
6812500 | Reeh et al. | Nov 2004 | B2 |
6853010 | Slater, Jr. et al. | Feb 2005 | B2 |
6860621 | Bachl et al. | Mar 2005 | B2 |
6891200 | Nagai et al. | May 2005 | B2 |
6919683 | Jang | Jul 2005 | B1 |
6921929 | LeBoeuf et al. | Jul 2005 | B2 |
6924233 | Chua et al. | Aug 2005 | B1 |
6936862 | Chang et al. | Aug 2005 | B1 |
6939481 | Srivastava | Sep 2005 | B2 |
6958497 | Emerson et al. | Oct 2005 | B2 |
6967116 | Negley | Nov 2005 | B2 |
7023019 | Maeda et al. | Apr 2006 | B2 |
7029935 | Negley et al. | Apr 2006 | B2 |
7042020 | Negley | May 2006 | B2 |
7049159 | Lowery | May 2006 | B2 |
7078737 | Yuri | Jul 2006 | B2 |
7183586 | Ichihara | Feb 2007 | B2 |
7183587 | Negley et al. | Feb 2007 | B2 |
7202598 | Juestel et al. | Apr 2007 | B2 |
7246923 | Conner | Jul 2007 | B2 |
7259402 | Edmond et al. | Aug 2007 | B2 |
7286296 | Chaves et al. | Oct 2007 | B2 |
7566639 | Kohda | Jul 2009 | B2 |
7601550 | Bogner | Oct 2009 | B2 |
7714342 | Lee et al. | May 2010 | B2 |
7714348 | Fan et al. | May 2010 | B2 |
20010000622 | Reeh et al. | May 2001 | A1 |
20010007484 | Sakamaki | Jul 2001 | A1 |
20010015442 | Kondoh et al. | Aug 2001 | A1 |
20010019177 | Sugihara | Sep 2001 | A1 |
20010038166 | Weber | Nov 2001 | A1 |
20020001869 | Fjelstad | Jan 2002 | A1 |
20020006040 | Kamada et al. | Jan 2002 | A1 |
20020048905 | Ikegami et al. | Apr 2002 | A1 |
20020057057 | Sorg | May 2002 | A1 |
20020063520 | Yu et al. | May 2002 | A1 |
20020070449 | Yagi et al. | Jun 2002 | A1 |
20020079837 | Okazaki | Jun 2002 | A1 |
20020088985 | Komoto et al. | Jul 2002 | A1 |
20020096789 | Bolken | Jul 2002 | A1 |
20020105266 | Juestel et al. | Aug 2002 | A1 |
20020123164 | Slater, Jr. et al. | Sep 2002 | A1 |
20020158578 | Eliashevich et al. | Oct 2002 | A1 |
20020185965 | Collins, III et al. | Dec 2002 | A1 |
20020195935 | Jager et al. | Dec 2002 | A1 |
20030006418 | Emerson et al. | Jan 2003 | A1 |
20030038596 | Ho | Feb 2003 | A1 |
20030066311 | Li et al. | Apr 2003 | A1 |
20030079989 | Klocke et al. | May 2003 | A1 |
20030121511 | Hashimura et al. | Jul 2003 | A1 |
20030160258 | Oohata | Aug 2003 | A1 |
20030181122 | Collins et al. | Sep 2003 | A1 |
20030207500 | Pichler et al. | Nov 2003 | A1 |
20040004435 | Hsu | Jan 2004 | A1 |
20040012958 | Hashimoto et al. | Jan 2004 | A1 |
20040037949 | Wright | Feb 2004 | A1 |
20040038442 | Kinsman | Feb 2004 | A1 |
20040041159 | Yuri et al. | Mar 2004 | A1 |
20040041222 | Loh | Mar 2004 | A1 |
20040056260 | Slater et al. | Mar 2004 | A1 |
20040061115 | Kozawa et al. | Apr 2004 | A1 |
20040061433 | Izuno et al. | Apr 2004 | A1 |
20040080939 | Braddell et al. | Apr 2004 | A1 |
20040106234 | Sorg et al. | Jun 2004 | A1 |
20040124429 | Stokes | Jul 2004 | A1 |
20040140765 | Takekuma | Jul 2004 | A1 |
20040164307 | Mueller-Mach et al. | Aug 2004 | A1 |
20040164311 | Uemura | Aug 2004 | A1 |
20040170018 | Nawashiro | Sep 2004 | A1 |
20040173806 | Chua | Sep 2004 | A1 |
20040180475 | Shibata et al. | Sep 2004 | A1 |
20040188697 | Brunner et al. | Sep 2004 | A1 |
20040245530 | Kameyama et al. | Dec 2004 | A1 |
20040256974 | Mueller-Mach et al. | Dec 2004 | A1 |
20050001225 | Yoshimura et al. | Jan 2005 | A1 |
20050002168 | Narhi et al. | Jan 2005 | A1 |
20050006651 | LeBoeuf et al. | Jan 2005 | A1 |
20050051782 | Negley et al. | Mar 2005 | A1 |
20050062140 | Leung et al. | Mar 2005 | A1 |
20050072981 | Suenaga | Apr 2005 | A1 |
20050093004 | Yoo | May 2005 | A1 |
20050122031 | Itai | Jun 2005 | A1 |
20050145991 | Sakamoto et al. | Jul 2005 | A1 |
20050167682 | Fukasawa | Aug 2005 | A1 |
20050184305 | Ueda | Aug 2005 | A1 |
20050184638 | Mueller | Aug 2005 | A1 |
20050194606 | Oohata | Sep 2005 | A1 |
20050196886 | Jager et al. | Sep 2005 | A1 |
20050211991 | Mori et al. | Sep 2005 | A1 |
20050219835 | Nagayama | Oct 2005 | A1 |
20050221519 | Leung et al. | Oct 2005 | A1 |
20050243237 | Sasuga | Nov 2005 | A1 |
20050253151 | Sakai et al. | Nov 2005 | A1 |
20050259423 | Heuser et al. | Nov 2005 | A1 |
20050265404 | Ashdown | Dec 2005 | A1 |
20050269592 | Lee et al. | Dec 2005 | A1 |
20050280894 | Hartkop et al. | Dec 2005 | A1 |
20060001046 | Batres et al. | Jan 2006 | A1 |
20060003477 | Braune et al. | Jan 2006 | A1 |
20060027820 | Cao | Feb 2006 | A1 |
20060060867 | Suehiro | Mar 2006 | A1 |
20060060872 | Edmond et al. | Mar 2006 | A1 |
20060060874 | Edmond et al. | Mar 2006 | A1 |
20060060879 | Edmond et al. | Mar 2006 | A1 |
20060065906 | Harada | Mar 2006 | A1 |
20060091788 | Yan | May 2006 | A1 |
20060102991 | Sakano | May 2006 | A1 |
20060124947 | Mueller et al. | Jun 2006 | A1 |
20060138937 | Ibbetson | Jun 2006 | A1 |
20060145170 | Cho | Jul 2006 | A1 |
20060157721 | Tran et al. | Jul 2006 | A1 |
20060163589 | Fan et al. | Jul 2006 | A1 |
20060189098 | Edmond | Aug 2006 | A1 |
20060261292 | Kim et al. | Nov 2006 | A1 |
20060267042 | Izuno | Nov 2006 | A1 |
20060284195 | Nagai | Dec 2006 | A1 |
20070001182 | Schardt et al. | Jan 2007 | A1 |
20070012940 | Suh et al. | Jan 2007 | A1 |
20070034995 | Kameyama | Feb 2007 | A1 |
20070037307 | Donofrio | Feb 2007 | A1 |
20070092636 | Thompson et al. | Apr 2007 | A1 |
20070096131 | Chandra | May 2007 | A1 |
20070114559 | Sayers et al. | May 2007 | A1 |
20070138941 | Jin et al. | Jun 2007 | A1 |
20070158668 | Tarsa et al. | Jul 2007 | A1 |
20070158669 | Lee et al. | Jul 2007 | A1 |
20070165403 | Park | Jul 2007 | A1 |
20070215890 | Harbers | Sep 2007 | A1 |
20070257335 | O'Brien | Nov 2007 | A1 |
20070259206 | Oshio | Nov 2007 | A1 |
20070278502 | Shakuda et al. | Dec 2007 | A1 |
20080006815 | Wang et al. | Jan 2008 | A1 |
20080121911 | Andrews et al. | May 2008 | A1 |
20080149945 | Nagai | Jun 2008 | A1 |
20080173884 | Chitnis et al. | Jul 2008 | A1 |
20080203410 | Brunner et al. | Aug 2008 | A1 |
20080283865 | Yoo | Nov 2008 | A1 |
20020056847 | Lee et al. | Mar 2009 | A1 |
20090086492 | Meyer | Apr 2009 | A1 |
20090101930 | Li | Apr 2009 | A1 |
20090268461 | Deak et al. | Oct 2009 | A1 |
20090322197 | Helbing | Dec 2009 | A1 |
20120043886 | Ji et al. | Feb 2012 | A1 |
Number | Date | Country |
---|---|---|
2310925 | Mar 1999 | CN |
2310925 | Mar 1999 | CN |
1372330 | Oct 2002 | CN |
1455960 | Nov 2003 | CN |
1476050 | Feb 2004 | CN |
1547265 | Nov 2004 | CN |
1866561 | Nov 2006 | CN |
19638667 | Apr 1998 | DE |
19945672 | Apr 2000 | DE |
69702929 | Feb 2001 | DE |
102005000800 | Aug 2005 | DE |
102005013265 | Dec 2005 | DE |
102005042814 | Apr 2006 | DE |
102005062514 | Mar 2007 | DE |
102005058127 | Jun 2007 | DE |
102007022090 | Nov 2008 | DE |
0732740 | Sep 1996 | EP |
1017112 | Jul 2000 | EP |
1059678 | Dec 2000 | EP |
1 138 747 | Oct 2001 | EP |
1138747 | Oct 2001 | EP |
1198016 | Oct 2001 | EP |
1198005 | Apr 2002 | EP |
1198016 | Apr 2002 | EP |
1367655 | Mar 2003 | EP |
1367655 | Dec 2003 | EP |
1385215 | Jan 2004 | EP |
1601030 | Nov 2005 | EP |
1724848 | Nov 2006 | EP |
1724848 | Nov 2006 | EP |
1724848 | Nov 2006 | EP |
1935452 | Jun 2008 | EP |
2704690 | Nov 1994 | FR |
2704690 | Nov 1994 | FR |
02-086150 | Mar 1990 | JP |
402086150 | Mar 1990 | JP |
4233454 | Aug 1992 | JP |
10107325 | Apr 1998 | JP |
H10107325 | Apr 1998 | JP |
10-163525 | Jun 1998 | JP |
10163525 | Jun 1998 | JP |
10163525 | Jun 1998 | JP |
10247750 | Sep 1998 | JP |
10261821 | Sep 1998 | JP |
H0261821 | Sep 1998 | JP |
11087778 | Mar 1999 | JP |
11276932 | Oct 1999 | JP |
2000002802 | Jan 2000 | JP |
2002101147 | Apr 2000 | JP |
2000-164937 | Jun 2000 | JP |
2000164930 | Jun 2000 | JP |
2000164937 | Jun 2000 | JP |
2000208820 | Jul 2000 | JP |
2000208820 | Jul 2000 | JP |
2000277551 | Oct 2000 | JP |
2000-349346 | Dec 2000 | JP |
2000349346 | Dec 2000 | JP |
2001308116 | Nov 2001 | JP |
2001345480 | Dec 2001 | JP |
2002009097 | Jan 2002 | JP |
2002-050799 | Feb 2002 | JP |
2002-050799 | Feb 2002 | JP |
2002-50799 | Feb 2002 | JP |
200250799 | Feb 2002 | JP |
2002050799 | Feb 2002 | JP |
2002-076446 | Mar 2002 | JP |
2002076445 | Mar 2002 | JP |
2002-118293 | Apr 2002 | JP |
2002118293 | Apr 2002 | JP |
2002118293 | Apr 2002 | JP |
2002-531955 | Sep 2002 | JP |
2002-531956 | Sep 2002 | JP |
2002261325 | Sep 2002 | JP |
2002280607 | Sep 2002 | JP |
2002319704 | Oct 2002 | JP |
2002374006 | Dec 2002 | JP |
2003-007929 | Jan 2003 | JP |
20037929 | Jan 2003 | JP |
2003007929 | Jan 2003 | JP |
2003046141 | Feb 2003 | JP |
2003-115614 | Apr 2003 | JP |
2003110153 | Apr 2003 | JP |
2003115614 | Apr 2003 | JP |
2003-170465 | Jun 2003 | JP |
2003-197655 | Jul 2003 | JP |
2003224307 | Aug 2003 | JP |
2003234511 | Aug 2003 | JP |
2003-526212 | Sep 2003 | JP |
2003-318448 | Nov 2003 | JP |
2003-533852 | Nov 2003 | JP |
2004-031856 | Jan 2004 | JP |
2004-501512 | Jan 2004 | JP |
2004031856 | Jan 2004 | JP |
2004095765 | Mar 2004 | JP |
2004134699 | Apr 2004 | JP |
2004186488 | Jul 2004 | JP |
2004-266240 | Sep 2004 | JP |
2004266240 | Sep 2004 | JP |
3589187 | Nov 2004 | JP |
2004-363342 | Dec 2004 | JP |
2004363342 | Dec 2004 | JP |
2005064113 | Mar 2005 | JP |
2005167079 | Jun 2005 | JP |
2005-252222 | Sep 2005 | JP |
2005252222 | Sep 2005 | JP |
2005298817 | Oct 2005 | JP |
2006032387 | Feb 2006 | JP |
2006054209 | Feb 2006 | JP |
20060495533 | Feb 2006 | JP |
2006080565 | Mar 2006 | JP |
2006114637 | Apr 2006 | JP |
2006165416 | Jun 2006 | JP |
2006245020 | Jun 2006 | JP |
2006-245020 | Sep 2006 | JP |
2006-253370 | Sep 2006 | JP |
2006253370 | Sep 2006 | JP |
2006313886 | Nov 2006 | JP |
2007063538 | Mar 2007 | JP |
2008-129043 | Jun 2008 | JP |
2008532281 | Aug 2008 | JP |
2008-218511 | Sep 2008 | JP |
2000-299334 | Oct 2010 | JP |
200412776 | Feb 2004 | KR |
2004-0017926 | Mar 2004 | KR |
200417926 | Mar 2004 | KR |
200429313 | Apr 2004 | KR |
522423 | Jan 2003 | TW |
522423 | Mar 2003 | TW |
581325 | Mar 2004 | TW |
595012 | Jun 2004 | TW |
WO 0033390 | Jun 2000 | WO |
WO 0124283 | Apr 2001 | WO |
WO 0124283 | Apr 2001 | WO |
WO 0124283 | Apr 2001 | WO |
WO 02061847 | Aug 2002 | WO |
WO 03021668 | Mar 2003 | WO |
WO 03001612 | Mar 2003 | WO |
WO 03021691 | Mar 2003 | WO |
WO 2004020704 | Mar 2004 | WO |
WO 2005101445 | Oct 2005 | WO |
WO 2005101909 | Oct 2005 | WO |
WO 2005121641 | Dec 2005 | WO |
WO 2006033695 | Mar 2006 | WO |
WO 2006036251 | Apr 2006 | WO |
WO 2006065015 | Jun 2006 | WO |
WO 2006135496 | Dec 2006 | WO |
WO 2007018560 | Feb 2007 | WO |
WO 2007107903 | Sep 2007 | WO |
WO 2007136956 | Nov 2007 | WO |
WO 2008003176 | Jan 2008 | WO |
WO 2009060356 | May 2009 | WO |
WO 2010035171 | Apr 2010 | WO |
Entry |
---|
Office Action re related U.S. Appl. No. 10/666,399, dated: Sep. 5, 2008. |
International Search Report for PCT/US2007/024367, Dated: Oct. 22, 2008. |
PCT Search Report and Written Opinion Oct. 31, 2007, for PCT/US/2007/007600. |
Nichia Corp. White LED Part No. NSPW300BS, Specification for Nichia White LED, Model NSPW300BS Jan. 14, 2004. |
Nichia Corp. White LED Part No. NSPW312BS, Specification for Nichia White LED, Model NSPW312BS Jan. 14, 2004. |
International Materials Reviews “Materials for Field Emission Displays”, A.P. Burden 2001. |
NPO-30394 Electrophoretic Deposition for Fabricating Microbatteries p. 1-2, NASA Tech Briefs Issue May 3, 2003. |
PCT/US2007/024366 Partial International Search Report. |
PCT International Search Report and Written Opinion, PCT/US2007/024366,Date: Jul. 15, 2008. |
Official Notice of Rejection re related Japanese Patent Application No. 2007-533459, Dated: Jul. 29, 2008. |
Patent Abstracts of Japan, Pub. No. 2001-181613,Date: Jul. 3, 2001. |
Patent Abstracts of Japan, Pub. No. 11-040858, Date: Feb. 12, 1999. |
Patent Abstracts of Japan, Pub. No. 2004-221185, Date: Aug. 5, 2004. |
Official Notice of Final Decision of Rejection re: related Japanese Patent Application No. 2007-533459, dated: Dec. 26, 2008. |
Rejection Decision re: related Chinese Patent Application No. 200580031382.3, dated: Feb. 2, 2009. |
Communication pursuant to Article 94(3) EPC re: related European Application No. 05808825.3, dated: Feb. 18, 2009. |
Japanese Publication No. JP2005033138(A), Date: Feb. 3, 2005 to Shoji Iwao;Fujisawa Shigeo. |
Examination of related European Application No. 05 808 825.3-2203, Dated: Mar. 18, 2009. |
International Search Report and Written Opinion from related PCT Application No. PCT/US2009/001572, dated: Jul. 17, 2009. |
Office Action from related patent U.S. Appl. No. 11/982,276, dated Dec. 7, 2009. |
Office Action from related patent U.S. Appl. No. 12/077,638, dated; Dec. 8, 2009. |
From related application. Japanese Patent Application No. 2006-526964, Official Notice of Rejection, mailed Feb. 16, 2010. |
Patent Abstracts of Japan, Publication No. 2003-258011 dated Sep. 12, 2003. |
Patent Abstracts of Japan, Publication No. 2002-093830 dated Mar. 29, 2002. |
Office Action from U.S. Appl. No. 11/398,214, dated: Dec. 11, 2009. |
Response to Office Action from U.S. Appl. No. 11/398,214, filed: Mar. 2, 2010. |
Office Action from U.S. Appl. No. 10/666,399, dated: Dec. 22, 2009. |
Response to Office Action from U.S. Appl. No. 10/666,399, filed: Mar. 22, 2010. |
Office Action from U.S. Appl. No. 12/077,638, dated: Jul. 7, 2010. |
Response to Office Action from U.S. Appl. No. 12/077,638, filed Aug. 30, 2010. |
Office Action from U.S. Appl. No. 12/077,638, dated: Sep. 22, 2010. |
Response to Office Action from U.S. Appl. No. 12/077,638. dated: Sep. 28, 2010. |
Office Action from U.S. Appl. No. 12/008,477, dated: Mar. 1, 2010. |
Response to Office Action from U.S. Appl. No. 12/008,477, filed May 26, 2010. |
Office Action from U.S. Appl. No. 11/982,276, dated: Mar. 25, 2010. |
Response to Office Action from U.S. Appl. No. 11/982,276, filed Jun. 21, 2010. |
Office Action from U.S. Appl. No. 10/666,399, dated: May 11, 2010. |
Response to Office Action from U.S. Appl. No. 10/666,399, filed Aug. 11, 2010. |
Office Action from U.S. Appl. No. 11/881,683, dated: May 12, 2010. |
Response to Office Action from U.S. Appl. No. 11/881,683, filed Aug. 3, 2010. |
Office Action from U.S. Appl. No. 11/595,720. dated: May 14, 2010. |
Response to Office Action from U.S. Appl. No. 11/595,720, filed Jul. 7, 2010. |
Office Action from U.S. Appl. No. 11/899,790. dated: Jun. 2, 2010. |
Office Action from U.S. Appl. No. 12/506,989. dated: Jul. 23, 2010. |
Office Action from U.S. Appl. No. 11/982,276. dated Aug. 19, 2010. |
Office Action from U.S. Appl. No. 12/008,477, dated: Oct. 7, 2010. |
Office Action from U.S. Appl. No. 11/827,626, dated: Oct. 7, 2010. |
Office Action from U.S. Appl. No. 11/881,683, dated: Oct. 14, 2010. |
Notice on Reexamination for Chinese Patent Application No. 200580031382.3 mailed May 28, 2010. |
Patent Abstracts of Japan No. 2002-050799 dated Feb. 15, 2002 to Stanley Electric Co. Ltd. |
Office Action from Application No. 11/899,790, dated: Jun. 2, 2010. |
Office Action from Japanese Patent Application No. 2007-533459 (Appeal No. 2009-006588) mailed Jul. 16, 2010. |
Office Action from Chinese Patent Application No. 200780012387.0 mailed Jun. 30, 2010. |
Summons for Oral Proceedings for European Patent Application No. 05808825.3 dated Sep. 9, 2010. |
Notification of the First Office Action for counterpart Chinese Patent Application No. 200780050127.2 mailed Aug. 8, 2010. |
Notice of Rejection for Japanese Patent Application No. 2006-526964 issued Oct. 5, 2010. |
Notification of the First Office Action for counterpart Chinese Patent Application No. 200780050197.8 dated Sep. 9, 2010. |
Reexamination Decision No. 27346 for Chinese Patent Application No. 200580031382.3 dated Oct. 27, 2010. |
Office Action in Korean Patent Application No. 10-2007-7008694 mailed Aug. 7, 2011. |
Response to Office Action from U.S. Appl. No. 11/982,276, filed Mar. 8, 2010. |
Response to Office Action from U.S. Appl. No. 12/077,638, filed Feb. 26, 2010. |
Response to Office Action from U.S. Appl. No. 11/899,790, filed Jun. 2, 2010. |
Response to Office Action from U.S. Appl. No. 11/982,276, filed Nov. 2, 2010. |
Office Action from U.S. Appl. No. 11/827,626, dated: Apr. 1, 2011. |
Office Action from U.S. Appl. No. 11/899,790, dated: Mar. 21, 2011. |
Office Action from U.S. Appl. No. 11/656,759, dated: Mar. 9, 2011. |
Office Action from U.S. Appl. No. 12/506,989, dated: Mar. 8, 2011. |
Office Action from U.S. Appl. No. 12/077,638, dated: Dec. 21, 2010. |
Office Action from U.S. Appl. No. 11/398,214, dated: Nov. 12, 2010. |
Notice of Allowance from U.S. Appl. No. 10/666,399, dated: Oct. 14, 2010. |
Office Action from U.S. Appl. No. 11/881,683, dated: Feb. 5, 2010. |
Office Action from U.S. Appl. No. 11/982,276, dated: Feb. 18, 2010. |
Notice of Rejection (Final) in Japanese Patent Application No. 2006-526964 dated Feb. 22, 2011. |
Minutes of Oral Proceedings (EPO Form 2009) in European Patent Application No. 05808825.3 dated Feb. 3, 2011. |
Summons to Attend Oral Proceedings in European Patent Application No. 05808825.3 dated Feb. 3, 2011. |
Office Action for Taiwan Patent Application No. TW 093128231 issued Apr. 21, 2011. |
Second Office Action for counterpart Chinese Patent Application No. 200780050127.2 dated Jun. 15, 2011. |
International Preliminary Examination Report for counterpart PCT Application No. PCT/US07/24366 mailed Jun. 29, 2011. |
International Preliminary Examination Report for counterpart PCT Application No. PCT/US07/24367 mailed Jun. 29, 2011. |
Decision to Refuse a European Patent Application regarding EP 05 808 825.3 dated Jun. 14, 2011. |
Office Action U.S. Appl. No. 12/008,477, mailed Sep. 19, 2011. |
Response to Office Action U.S. Appl. No. 12/008,477, filed Jan. 25, 2012. |
Office Action U.S. Appl. No. 12/862,640, mailed Aug. 19, 2011. |
Response to Office Action U.S. Appl. No. 12/862,640, filed Feb. 21, 2012. |
Office Action U.S. Appl. No. 12/287,764, mailed Oct. 26, 2011. |
Response to Office Action U.S. Appl. No. 12/287,764, filed Mar. 6, 2012. |
Office Action U.S. Appl. No. 12/506,989, mailed Dec. 27, 2011. |
Office Action U.S. Appl. No. 11/899,790, mailed Jan. 12, 2012. |
Response to Office Action U.S. Appl. No. 11/899,790, filed Mar. 8, 2012. |
Office Action U.S. Appl. No. 12/862,640, mailed Mar. 9, 2012. |
Office Action U.S. Appl. No. 12/287,764, mailed Jan. 13, 2011. |
Response to Office Action U.S. Appl. No. 12/287,764, filed May 5, 2011. |
Office Action U.S. Appl. No. 12/008,477, mailed Apr. 12, 2011. |
Response to Office Action U.S. Appl. No. 12/008,477, filed Jun. 27, 2011. |
Office Action U.S. Appl. No. 11/899,790, mailed Jul. 27, 2011. |
Response to Office Action U.S. Appl. No. 11/899,790, filed Nov. 22, 2011. |
Office Action U.S. Appl. No. 12/506,989, mailed on Jul. 20, 2011. |
Response to Office Action U.S. Appl. No. 12/506,989, filed on Nov. 21, 2011. |
Office Action U.S. Appl. No. 12/287,764, mailed Jul. 30, 2010. |
Response to Office Action U.S. Appl. No. 12/287,764, filed Nov. 30, 2010. |
Office Action U.S. Appl. No. 11/956,989, mailed Apr. 16, 2010. |
Response to Office Action U.S. Appl. No. 11/956,989, filed Jun. 14, 2010. |
Response to Office Action U.S. Appl. No. 11/956,989, filed Jul. 14, 2010. |
Office Action U.S. Appl. No. 12/287,764, mailed Mar. 25, 2010. |
Response to Office Action U.S. Appl. No. 12/287,764, filed Jul. 21, 2010. |
Office Action U.S. Appl. No. 12/287,764, mailed May 17, 2011. |
Response to Office Action U.S. Appl. No. 12/287,764, filed Oct. 10, 2011. |
Office Action U.S. Appl. No. 13/072,371, mailed Oct. 5, 2011. |
Response to Office Action U.S. Appl. No. 13/072,371, filed Dec. 23, 2011. |
Examination Report for European Application No. 04 783 941.0-2203, dated Mar. 22, 2012. |
Notification of First Office Action from Chinese Application No. 201010279016.21, dated Feb. 28, 2012. |
Notification of the Third Office Action from Chinese Application No. 200780050127.2, dated Mar. 28, 2012. |
Decision of Rejection from Japanese Application No. 2009-547218, dated Mar. 8, 2012. |
Decision of Rejection from Japanese Application No. 2009-547219, dated Mar. 8, 2012. |
Extended European Search Report Application No. 10012027.8-2203/2306526, Mar. 30, 2012. |
Office Action for Taiwan Patent Application No. 094122646, Feb. 20. 2012. |
Examination Report for European Application No. 08 171 399.2-2222. Mar. 26, 2012. |
Response to Office Action from related U.S. Appl. No. 12/229,366, OA dated Feb. 28, 2012, response dated Apr. 27, 2012. |
Office Action from related U.S. Appl. No. 12/229,366, dated Feb. 28, 2012. |
Response to Office Action from related U.S. Appl. No. 12/229.366, OA dated Sep. 19, 2011, response dated Dec. 7, 2011. |
Office Action from related U.S. Appl. No. 12/229,366, dated Sep. 19, 2011. |
Response to Office Action from related U.S. Appl. No. 12/229,366, OA dated Mar. 16, 2011, response dated Jun. 16, 2011. |
Office Action from related U.S. Appl. No. 12/229,366, dated Mar. 16, 2011. |
Response to Office Action from related U.S. Appl. No. 12/229,366, OA dated Oct. 22, 2010, response dated Nov. 9, 2010. |
Office Action from related U.S. Appl. No. 12/229,366, dated Oct. 22, 2010. |
Notice of Results of Re-Consideration Prior to Appeal from Korean Patent Application No. 10-2007-7008694, dated Sep. 21, 2012. |
Rejection Decision for Chinese Patent Application No. 201110029365.3, dated Sep. 10, 2012. |
Noting of Loss of Rights from European Application No. 04783941.0-2203/1665361, dated Nov. 6, 2012. |
Notification of Reasons for Rejection for counterpart Japanese Patent Application No. 2009-547219 dated Sep. 16, 2011. |
Notification of Reasons for Rejection for counterpart Japanese Patent Application No. 2009-547218 dated Sep. 16, 2011. |
Notice of Rejection of Japanese Patent Application No. 2006-526964 issued Sep. 13, 2011. |
Notice of Reasons for Rejection for Japanese Patent Application No. JP 2008-317576 dated Sep. 13, 2011. |
Notification of the First Office Action for Chinese Patent Application No. 201110029365.3 mailed Jan. 4, 2012. |
International Search Report and Written Opinion from Application No. PCT/US2011/001214, dated Mar. 21, 2012. |
Notification of the First Office Action, Chinese Patent Application No. 201010279016.2, dated: Feb. 28, 2012. |
Office Action from Japanese Office Action, Application No. 2011-224055, dated Feb. 7, 2013. |
Rejection Decision from Taiwanese Patent Appl. No 094122646, dated Dec. 14, 2012. |
Decision of Rejection from Japanese Patent Appl. No. 2008-317576, dated Dec. 18, 2012. |
Decision of Rejection from Japanese Patent Appl. No. 2006-526964, dated Dec. 18, 2012. |
Second Office Action from Chinese Patent Application No. 20101029016.2, dated Dec. 24, 2012. |
Official Action from European Patent Application No. 07874432.3, dated Nov. 13, 2012. |
Official Action from European Patent Application No. 07840092.6, dated Nov. 13, 2012. |
Notification of Reasons for Rejection for Japanese Patent Appl. No 2011-279356, dated Jan. 23, 2013. |
Office Action from Patent U.S. Appl. No. 13/072,371, dated Mar. 29, 2012. |
Response to OA from U.S. Appl. No. 13/072,371, filed May 16, 2012. |
Office Action from U.S. Appl. No. 12/862,640, dated Jun. 29, 2012. |
Response to OA from U.S. Appl. No. 12/862,640, filed Sep. 20, 2012. |
Office Action from U.S. Appl. No. 12/506,989, dated Jul. 6, 2012. |
Response to OA from U.S. Appl. No. 12/506,989, filed Oct. 11, 2012. |
Office Action from U.S. Appl. No. 13/072,371, dated Jul. 23, 2012. |
Response to OA from U.S. Appl. No. 13/072,371, filed Oct. 17, 2012. |
Office Action from U.S. Appl. No. 12/842,639, dated Aug. 14, 2012. |
Response to OA from U.S. Appl. No. 12/842,639, filed Nov. 9, 2012. |
Office Action from U.S. Appl. No. 12/862,640, dated Oct. 2, 2012. |
Response to OA from U.S. Appl. No. 12/862,640, filed Apr. 17, 2013. |
Office Action from U.S. Appl. No. 12/506,984, dated Oct. 24, 2012. |
Response to OA from U.S. Appl. No. 12/506,989, filed Dec. 4, 2012. |
Office Action from U.S. Appl. No. 11/899,790, dated Dec. 5, 2012. |
Response to OA from U.S. Appl. No. 11/899,790, filed Feb. 27, 2013. |
Office Action from U.S. Appl. No. 12/506,989, dated Jan. 18, 2013. |
Response to OA from U.S. Appl. No. 12/506,989, filed Apr. 18, 2013. |
Office Action from U.S. Appl. No. 12/862,640, dated Jan. 24, 2013. |
Office Action from U.S. Appl. No. 13/272,371, dated Jan. 30, 2013. |
Response to OA from U.S. Appl. No. 13/072,371, filed Apr. 22, 2013. |
Office Action from U.S. Appl. No. 11/899,790, dated May 1, 2013. |
Response to OA from U.S. Appl. No. 11/899,790, filed Jun. 18, 2013. |
Office Action from U.S. Appl. No. 13/072,371, dated Apr. 30, 2013. |
Office Action from U.S. Appl. No. 12/862,640, dated Apr. 30, 2013. |
Office Action from U.S. Appl. No. 12/842,639. dated Mar. 7, 2013. |
Response to OA from U.S. Appl. No. 12/842,639, filed Jun. 5, 2013. |
Office Action from U.S. Appl. No. 12/506,989, dated Sep. 5, 2013. |
Office Action from U.S. Appl. No. 11/899,790, dated Sep. 17, 2013. |
Office Action from U.S. Appl. No. 12/008,477, dated Sep. 3, 2013. |
Rejection Decision from Chinese Patent Appl. No. 201010279016.2, dated Jun. 21, 2013. |
Examination Report from European Patent Appl. No. 04 783 941.0-1555, dated Jul. 25. 2013. |
Interrogation from Japanese Patent Appl. No. 2008-317576, dated Jul. 9, 2013. |
Decision of Final Rejection from Japanese Patent Appl. No. 2011-224055, dated Jul. 26, 2013. |
Decision of Rejection from Japanese Patent appl. No. 2011-279356, dated Jul. 31, 2013. |
Notice of Rejection from Japanese Patent Appl. No. 2008-527912, dated Jun. 5, 2013. |
Notice of Rejection from Japanese Patent Appl. No. 2008-527912 issued Jun. 14, 2011. |
International Preliminary Report on Patentability from Appl. No. PCT/US06/24884 dated: Jun. 12, 2008. |
Nichia Corp. White LED, Part No. NSPW312BX, “Specification for Nichia White LED, Model NSW312BS”, pp. 1-14, 2004. |
Nichia Corp. White LED, Part No. NSPW300BS, Specifications for Nichia White LED, Model NSFW300BS, pp. 1-14, 2004. |
Office Action from Japanese Patent Appl. No. 2007-216808, mailed Sep. 6, 2010. |
Office Action from Japanese Patent Appl. No. 2011-224055, Jan. 12, 2012. |
Decision of Final Rejection from Japanese Patent Appl. No. 2007-216808, dated Jan. 1, 2011. |
Office Action from German Patent Appl. No 10 2007 040 841.4-33, dated Sep. 17, 2009. |
Office Action from German Patent Appl. No. 10 2007 040 811.2, dated Sep. 17, 2009. |
Office Action from Chinese Patent Appl. No. 200701483269, dated Jun. 19, 2009. 2 pages. |
Schubert, “Light-Emitting Diodes”, Cambridge University Press, 2003, pp. 92-96. |
Translation of Office Action from Taiwanese Patent Appl. No. 096143968, dated Feb. 13, 2014. |
Decision of Rejection from Japanese Patent appl. No. 2012-02326, dated Apr. 8, 2014. |
First Office Action and Search Report from Chinese Patent Appl. No. 2012-10175686.9, dated: Mar. 31, 2014. |
Office Action from U.S. Appl. No. 11/899,790, dated Feb. 25, 2014. |
Office Action from U.S. Appl. No. 12/506,989, dated Feb. 19, 2014. |
Office Action (Brief Description of) from Chinese Patent Appl. No. 201010279016.2, dated Jan. 10, 2014. |
IPT's Decision from Korean Patent Appl. No. 10-2007-7008694, dated Dec. 24, 2013. |
Office Action from U.S. Appl. No. 12/862,640, dated Dec. 20, 2013. |
Office Action from Korean Patent Appl. No. 10-2009-7017405, dated Oct. 23, 2013. |
Appeal Decision to Grant a Patent from Japanese Patent No. 2007-506279, dated Oct. 28, 2013. |
Office Action from U.S. Appl. No. 13/072,371, dated Nov. 8, 2013. |
First Office Action and Search Report from Chinese Patent Application No. 201210030627.2, dated Dec. 3, 2012. |
Search Report from Taiwanese Patent Appl. No. 097110195, dated Mar. 12, 2014. |
Examination from European Appl No. 04 783 941.0-1552, dated Mar. 6, 2014. |
Office Action and Search Report from Taiwanese Patent Appl. No. 101130701, dated Feb. 6, 2014. |
Notice of Allowance from Korean Patent Appl. No. 10-2009-7017405, dated: Feb. 18, 2014. |
Search Report from Taiwanese Patent appl. No. 096143968, dated: Feb. 17, 2014. |
Decision of Rejection from Japanese Patent Appl. No. 2012-026327, dated Apr. 8, 2014. |
Brief Summary of Rejection Decision from Chinese Patent Appl. No 201010279016.2 dated Apr. 22, 2014. |
Preliminary Report from Japanese Patent Appl. No. 2013-020955 dated Dec. 26, 2013 (received May 8, 2014). |
Preliminary Report from Japanese Patent Appl. No. 2013-024242 dated Feb. 26, 2014 (received May 8, 2014). |
Office Action from Korean Patent Appl. No. 10-2009-7017407, dated Apr. 28, 2014. |
Notification of Reexamination from Chinese Patent appl. No. 201110029365.3 dated May 7, 2014. |
Notification of Reexamination from Chinese Patent Appl. No. 200780050127.2, dated Jun. 3, 2014. |
Office Action and Search Report from Taiwan Patent Appl. No. 097110195, dated Jul. 18, 2014. |
Notification of Allowance from Taiwan Patent Appl. No. 101130701, dated Jul. 15, 2014. |
Office Action from U.S. Appl. No. 11/899,790, dated Jun. 25, 2014. |
Fourth Examination from European Patent Appl. No. 04 783 941.0-1552, dated Oct. 7, 2014. |
Summons to attend oral proceedings from European Patent Appl. No. 411.52.106724/0, dated Sep. 9, 2014. |
Preliminary Examination Report from Japanese Appl. No. 2012-026326, dated Oct. 1, 2014. |
Third Office Action from Chinese Appl. No. 201210175686.9, dated Dec. 11, 2014. |
Office Action from U.S. Appl. No. 12/862,640, dated Oct. 17, 2014. |
Letter regarding unfavorable decision on appeal from Japanese Appl. No. 2011-279356, dated Nov. 12, 2014. |
Office Action from Taiwanese Patent Appl. No. 097110195, dated Sep. 9, 2014. |
Board Decision from Chinese Patent Appl. No. 201110029365.3, dated Aug. 13, 2014. |
Second Office Action from Chinese Patent Appl. No. 201210175686.9, dated Sep. 3, 2014. |
Office Action from U.S. Appl. No. 12/842,639, dated Aug. 6, 2014. |
Office Action from U.S. Appl. No. 12/506,989, dated Aug. 8, 2014. |
Office Action from U.S. Appl. No. 13/017,845, dated Sep. 11, 2014. |
Number | Date | Country | |
---|---|---|---|
20080173884 A1 | Jul 2008 | US |