Claims
- 1. A waveform sequence trigger system comprising:
- comparing means for comparing an analog waveform input signal received with a predetermined threshold voltage to produce a serial analog signal having a high or low level;
- sampling means, connected to said comparing means, for sampling said serial analog signal with a predetermined clock to produce a serial digital signal;
- converting means, having serial shift registers of a predetermined bit number connected to said sampling means, for storing a predetermined bit portion of said serial digital signal while shifting it for each bit in accordance with a predetermined clock, and for converting data of a predetermined bit portion stored in said serial shift registers to a parallel digital signal;
- reference data setting means connected to said converting means, for presetting reference data corresponding to a waveform sequence of a desired time interval, to be triggered, of said analog waveform input signal received by the comparing means;
- first determining means, connected to said converting means and said reference data setting means, for determining a coincidence between said parallel digital signal and said reference data, and for counting a coincidence bit number as a result of a determination to thereby generate data representing said coincidence bit number;
- weight setting means for presetting a predetermined weighting coefficient associated with said coincidence bit number; and
- second determining means, connected to said first determining means and said weight setting means, for comparing said data representing said coincidence bit number with said predetermined weighting coefficient, and for generating a waveform sequence triggering signal when said coincidence bit number is equal to, or greater than, said predetermined weighting coefficient.
- 2. The waveform sequence trigger system according to claim 1, in which said converting means is comprised of a plurality of cascade-connected serial shift registers.
- 3. The waveform sequence trigger system according to claim 2, in which said first and second determining means each include a plurality of determining blocks corresponding to said plurality of cascade-connected serial shift registers, and
- said second determining means includes means for taking a logical product corresponding to a result of a determination relative to the respective determining blocks and for outputting said waveform sequence triggering signal.
- 4. The waveform sequence trigger system according to claim 1, in which said reference data contains a don't care signal.
- 5. An apparatus utilizing a waveform sequence triggering, comprising:
- analog/digital converting means for converting a received analog waveform input signal to a digital signal;
- comparing means for comparing said received analog waveform input signal with a predetermined threshold voltage to produce a serial analog signal having a high and a low level;
- sampling means, connected to said comparing means, for sampling said serial analog signal with a predetermined clock to produce a serial digital signal;
- converting means, having serial shift register of a predetermined bit number connected to said sampling means, for storing a predetermined bit portion of said serial digital signal while shifting it for each bit in accordance with a predetermined clock, and for converting data of a predetermined bit portion stored in said serial shift registers to a parallel digital signal;
- reference data setting means connected to said converting means, for presetting reference data corresponding to a waveform sequence of a desired time interval, to be triggered, of said received analog waveform input signal;
- first determining means, connected to said converting means and said reference data setting means, for determining a coincidence between said parallel digital signal and said reference data, and for counting a coincidence bit number as a result of a determination to thereby generate data representing said coincidence bit number;
- weight setting means for presetting a predetermined weighting coefficient associated with said coincidence bit number;
- second determining means, connected to said first determining means and said weight setting means, for comparing said data representing said coincidence bit number with said predetermined weighting coefficient, and for generating a waveform sequence triggering signal when said coincidence bit number is equal to, or greater than, said predetermined weighting coefficient; and
- memory means, connected to said analog/digital converting means and said second determining means, for storing said digital signal in accordance with said waveform sequence triggering signal.
- 6. The apparatus according to claim 5, further comprising processing means, connected to said memory means, for reading said digital signal from said memory means, and for subjecting it to a predetermined processing.
- 7. The apparatus according to claim 6, further comprising display means, connected to said processing means, for displaying an output signal from said processing means.
- 8. The apparatus according to claim 5, in which said converting means is comprised of a plurality of cascade-connected shift registers.
- 9. The apparatus according to claim 8, in which said first and second determining means each include a plurality of determining blocks to said corresponding plurality of cascade-connected shift register, and
- said second determining means includes means for taking a logical product corresponding to a result of a determination relative to the respective determining blocks, and for outputting said waveform sequence triggering signal.
- 10. The apparatus according to claim 5, in which said reference data contains a don't care signal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
59-215861 |
Oct 1984 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 786,243, filed Oct. 9, 1985.
US Referenced Citations (11)
Continuations (1)
|
Number |
Date |
Country |
Parent |
786243 |
Oct 1985 |
|