This application is a continuation-in-part application of commonly assigned U.S. patent application Ser. No. 09/283,472, invented by Steven P. Young, Shekhar Bapat, Kamal Chaudhary, Trevor J. Bauer, and Roman Iwanczuk entitled “CONFIGURABLE LOGIC ELEMENT WITH ABILITY TO EVALUATE FIVE AND SIX INPUT FUNCTIONS” and filed Apr. 1, 1999, and now issued as U.S. Pat. No. 6,051,992; which is a divisional application of commonly assigned U.S. patent application Ser. No. 08/835,088, invented by Steven P. Young, Shekhar Bapat, Kamal Chaudhary, Trevor J. Bauer, and Roman Iwanczuk entitled “CONFIGURABLE LOGIC ELEMENT WITH ABILITY TO EVALUATE FIVE AND SIX INPUT FUNCTIONS”, filed Apr. 4, 1997 and now issued as U.S. Pat. No. 5,920,202; which is a continuation-in-part of U.S. patent application Ser. No. 08/806,997 invented by Steven P. Young, Kamal Chaudhary, and Trevor J. Bauer entitled “FPGA REPEATABLE INTERCONNECT STRUCTURE WITH HIERARCHICAL INTERCONNECT LINES”, filed Feb. 26, 1997 and now issued as U.S. Pat. No. 5,914,616, all of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
RE. 34363 | Freeman | Aug 1993 | |
4124899 | Birkner et al. | Nov 1978 | |
4642487 | Carter | Feb 1987 | |
4706216 | Carter | Nov 1987 | |
4750155 | Hsieh | Jun 1988 | |
4758745 | Elgamal et al. | Jul 1988 | |
4821233 | Hsieh | Apr 1989 | |
4870302 | Freeman | Sep 1989 | |
5001368 | Cliff et al. | Mar 1991 | |
5073729 | Greene et al. | Dec 1991 | |
5079451 | Gudgar et al. | Jan 1992 | |
5122685 | Chan et al. | Jun 1992 | |
5144166 | Camarota et al. | Sep 1992 | |
5148390 | Hsieh | Sep 1992 | |
5157618 | Ravindra et al. | Oct 1992 | |
5185706 | Agrawal et al. | Feb 1993 | |
5198705 | Galbraith et al. | Mar 1993 | |
5208491 | Edeling et al. | May 1993 | |
5220213 | Chan et al. | Jun 1993 | |
5231588 | Agrawal et al. | Jul 1993 | |
5241224 | Pedersen et al. | Aug 1993 | |
5243238 | Kean | Sep 1993 | |
5245227 | Furtek et al. | Sep 1993 | |
5258668 | Cliff | Nov 1993 | |
5260610 | Pedersen et al. | Nov 1993 | |
5260611 | Cliff et al. | Nov 1993 | |
5260881 | Agrawal et al. | Nov 1993 | |
5267187 | Hsieh et al. | Nov 1993 | |
5280202 | Chan | Jan 1994 | |
5313119 | Cooke et al. | May 1994 | |
5317209 | Garverick et al. | May 1994 | |
5319255 | Garverick et al. | Jun 1994 | |
5323069 | Smith, Jr. | Jun 1994 | |
5333279 | Dunning | Jul 1994 | |
5343406 | Freeman et al. | Aug 1994 | |
5347519 | Cooke et al. | Sep 1994 | |
5349250 | New | Sep 1994 | |
5357153 | Chiang et al. | Oct 1994 | |
5359242 | Veenstra | Oct 1994 | |
5365125 | Goetting et al. | Nov 1994 | |
5414377 | Feidin | May 1995 | |
5455525 | Ho et al. | Oct 1995 | |
5457410 | Ting | Oct 1995 | |
5469003 | Kean | Nov 1995 | |
5481206 | New et al. | Jan 1996 | |
5500609 | Kean | Mar 1996 | |
5504440 | Sasaki | Apr 1996 | |
5537057 | Leong et al. | Jul 1996 | |
5543732 | McClintock et al. | Aug 1996 | |
5546018 | New et al. | Aug 1996 | |
5546596 | Geist | Aug 1996 | |
5581199 | Pierce et al. | Dec 1996 | |
5583450 | Trimberger et al. | Dec 1996 | |
5596287 | Cho | Jan 1997 | |
5629886 | New | May 1997 | |
5635851 | Tavana | Jun 1997 | |
5646546 | Bertolet et al. | Jul 1997 | |
5682107 | Tavana et al. | Oct 1997 | |
5724276 | Rose et al. | Mar 1998 | |
5740069 | Agrawal et al. | Apr 1998 | |
5760604 | Pierce et al. | Jun 1998 | |
5889413 | Bauer | Mar 1999 | |
5894426 | Ju | Apr 1999 | |
5898319 | New | Apr 1999 |
Number | Date | Country |
---|---|---|
0451798A2 | Apr 1991 | EP |
0461798A2 | Jun 1991 | EP |
0 630 115 A2 | Dec 1994 | EP |
746107A2 | Dec 1996 | EP |
0748049A2 | Dec 1996 | EP |
2 295 738 | Jun 1996 | GB |
2300951A | Nov 1996 | GB |
WO 9305577 | Aug 1992 | WO |
WO9410754 | May 1994 | WO |
Entry |
---|
“The Programmable Logic Data Book”, 1996, available from Xilinx Inc., 2100 Logic Drive, San Jose, California, 95124, pp. 4-1 to 4-49. |
Neil H. E. Weste and Kamran Eshraghian, “Principles of CMOS VLSI: A Systems Approach”, by AT&T Bell Laboratories, Inc, published by Addison-Wesley Publishing Company, copyright 1985, pp. 56. |
“The Programmable Gate Array Data Book”, 1989, available from Xilinx Inc., 2100 Logic Drive, San Jose, California, 95124, pp. 6-30 through 6-44. |
“The Programmable Logic Data Book”, 1993, available from Xilinx Inc., 2100 Logic Drive, San Jose, California, 95124, pp. 1-1 through 1-7; 2-1 through 2-42; 2-97 through 2-130; and 2-177 through 2-204. |
Luis Morales, “Boundary Scan In XC4000 Devices”, XAPP 017.001, Oct. 1992, pp. 2-108 and 2-180. |
Lucent Technologies, Microelectronics Group, ORCA, “Field-Programmable Gate Arrays Data Book,” Oct. 1996, pp. 2-9 to 2-20. |
Altera Corporation, “FLEX 10K Embedded Programmable Logic Family Data Sheet” from the Altera Digital Library, 1996, available from Altera Corporation, 2610 Orchard Parkway, San Jose, CA 95134-2020, pp. 31-53. |
Xilinx, Inc., “The Programmable Logic Data Book”, Sep. 1996, available from Xilinx, Inc., 2100 Logic Drive, San Jose, CA 95124, pp. (4-188 to 4-190); (4-294 to 4-295); and (13-13 to 13-15). |
Actel Corporation, “ACT Family Field Programmable Gate Array Data Book,” Mar. 1991, pp. 1-1 to 1-51. |
Number | Date | Country | |
---|---|---|---|
Parent | 09/283472 | Apr 1999 | US |
Child | 09/374470 | US | |
Parent | 08/806997 | Feb 1997 | US |
Child | 08/835088 | US |