An aspect of the embodiments discussed herein is directed to a wiring substrate, and a manufacturing method of a wiring substrate.
Electronic components, such as a semiconductor element, and wiring substrates (package substrates), such as a printed circuit board, which are used in electronic apparatuses, are each required to reduce its size. On the other hand, as the number of pins of a semiconductor element is increased, it is desirable to employ a multilayer wiring substrate including multiple wiring layers. As the multilayer wiring substrate described above, for example, a build-up multilayer wiring substrate has been employed in which at least one wire formed by alternately laminating insulating layers and conductive layers. The laminating insulating layers and conductive layers are formed over at least one primary surface of a core substrate.
When a semiconductor element is bare-chip mounted on the build-up multilayer wiring substrate as described above, a glass-epoxy resin board is used as a wiring layer. The coefficient of thermal expansion of the glass-epoxy resin board is approximately 12 ppm/° C. to 20 ppm/° C. On the other hand, the coefficient of thermal expansion of a semiconductor element of silicon (Si) is approximately 3.5 ppm/° C. As described above, the coefficient of thermal expansion of the wiring layer is considerably different from that of the semiconductor element. Hence, when a semiconductor element is bare-chip mounted on the build-up multilayer wiring substrate as described above, a thermal stress, a thermal strain, and the like are generated therebetween. As a result, for example, fatigue breakage and/or disconnection may occur in some cases.
Japanese Examined Patent Application Publication No. 2004-515610 discusses a wiring substrate in which instead of a glass cloth used for a glass epoxy resin board. A base material containing carbon fibers is used for a core substrate, and wiring layers each containing a thermally conductive material is formed at a top and a bottom side of the core substrate.
However, for example, when approximately 40 wiring layers are laminated, and the thickness of the core substrate is 1.2 mm, the total thickness of wiring layers and insulating layers laminated on the surface the core substrate is 6.0 mm to 7.0 mm. Then, the total thickness of the wiring layers and the insulating layers is 5 times to 6 times the thickness of the core substrate. As the number of wiring layers is increased, the ratio of glass epoxy prepregs which insulate and weld between the wiring layers is increased as compared to the ratio of the wiring layers. The coefficient of thermal expansion of the glass epoxy prepreg is generally 10 ppm/° C. to 20 ppm/° C. The coefficient of thermal expansion of the glass epoxy prepreg is high as compared to that of a core substrate containing a carbon fiber material.
Therefore, in bare-chip mounting, the temperature of a semiconductor element and the temperature of a build-up multilayer wiring substrate is increased. Then, the glass epoxy prepreg is more expanded than the semiconductor element. Furthermore, the ratio of the wiring layers containing a thermally conductive material is decreased, compared to the amount of stress deformation of the wiring layers. As the result, the amount of stress deformation generated by thermal expansion of the glass epoxy prepregs becomes dominant. Therefore, a thermal stress and a thermal strain are generated in the wiring substrate. As a result, for example, fatigue breakage and/or disconnection disadvantageously occur.
According to an aspect of an embodiment, a wiring substrate includes a substrate containing a carbon material, a first insulating layer formed over the substrate, an interlayer formed over the first insulating layer, the interlayer including a metal plate having a smaller coefficient of thermal expansion than the first insulating layer while having a greater elastic modulus than the first insulating layer, and a second insulating layer formed over the interlayer.
The object and advantages of the invention will be realized and attained by means of the elements and combinations particularly pointed out in the claims.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are not restrictive of the invention, as claimed.
Hereinafter, a first embodiment and a second embodiment may be described. However, the present technique is not limited to these embodiments.
In the first embodiment,
As illustrated in
Prepregs 1b, 1c, and 1d is each formed by impregnating a conductive carbon fiber material with an epoxy resin composition. Prepregs 1a and 1e is each formed by impregnating glass fibers with a resin material, and copper foils (not illustrated) which form two outer surfaces of the core substrate 1 are laminated. The core substrate 1 is formed in the form of a plate. The total thickness of the core substrate 1 is, for example, 1.0 mm to 2.0 mm.
The number of prepregs forming a carbon fiber-reinforced core portion may be selected in accordance with the thickness, the strength, and the like of the core substrate 1 to be formed. The thickness of each of prepregs 1b, 1c, and 1d is changed by the diameter of carbon fibers to be used. The thickness of each of prepregs 1b, 1c, and 1d is, for example, approximately 100 μm to 300 μm. In addition, besides the carbon fibers, carbon nanotubes, aramid fibers, or poly-p-phenylenebenzobisoxazole (PBO) fibers may also be used.
The prepregs 1b, 1c, and 1d each contain 40 percent to 60 percent by weight of carbon fibers. When a semiconductor element is formed from silicon (Si), the coefficient of thermal expansion thereof is approximately 3.5 ppm/° C. The reason the content of carbon fibers is set as described above is that in conformity with the coefficient of thermal expansion of the semiconductor element. The prepregs 1b, 1c, and 1d may have a coefficient of thermal expansion of 1 ppm/° C. to 2 ppm/° C.
Since the glass fibers are impregnated with a resin, cured prepregs 1a and 1e each have a coefficient of thermal expansion of approximately 12 ppm/° C. to 16 ppm/° C. In addition, the elastic modulus of each of the cured prepregs 1a and 1e is 10 GPa to 30 GPa.
In addition, the lower holes 2 are formed so as to penetrate the core substrate 1. Although the number of the lower holes 2 is determined by wiring layout and the like, in particular, for example, approximately 1,000 lower holes 2 may be formed. It is preferable that the lower holes 2 have a diameter, for example, of 0.3 mm to 1.0 mm and be disposed at intervals, for example, of 0.5 mm to 2.0 mm.
The insulating resin 3 is formed between an inner wall surface of the lower hole 2 and an outer wall surface of the third wiring layer 15. The insulating resin 3 is preferably, for example, an epoxy resin. The insulating resin 3 is preferably has a thickness, for example, of 50 μm to 300 μm. The insulating resin 3 functions as an insulating layer forming the inner wall surface of the lower hole 2 of the core substrate 1 having conductivity. Then, the core substrate 1 may be reliably insulated from the first wiring layer 6 and the second wiring layer 9.
The first interlayer 7 is formed of the metal plate 4 and the first wiring layer 6. The lower holes 5 are formed so as to penetrate the metal plate 4. The first wiring layer 6 is formed so as to cover the top and the bottom surfaces of the metal plate 4 and inner wall surfaces of the lower holes 5. Furthermore, the prepregs 12 are formed in the lower holes 5 of the metal plate 4.
Although the number of the lower holes 5 is determined by wiring layout and the like, in particular, for example, approximately 1,000 lower holes 5 may be formed. It is preferable that the lower holes 5 have a diameter, for example, of 0.3 mm to 1.0 mm and be disposed at intervals, for example, of 0.5 mm to 2.0 mm. In addition, the positions of the lower holes 5 coincide with those of the lower holes 2 when diagramed in plan.
The metal plate 4 preferably has a coefficient of thermal expansion, for example, of 0 ppm/° C. to 5 ppm/° C. The metal plate 4 is preferably formed, for example, to have a thickness of 50 μm to 200 μm. The metal plate 4 is preferably formed, for example, from Invar, Kovar, Alloy 42 (Fe-42% Ni), tungsten, or molybdenum.
The metal plate 4 preferably has an elastic modulus, for example, of 130 GPa to 410 GPa. The elastic modulus of Invar is 140 GPa to 160 GPa. The elastic modulus of Kovar is 130 GPa to 140 GPa. The elastic modulus of Alloy 42 is 140 GPa to 190 GPa. The elastic modulus of tungsten is 403 GPa. The elastic modulus of molybdenum is 327 GPa.
The first wiring layer 6 is preferably formed, for example, from copper (Cu). The first wiring layer 6 is preferably formed to have a thickness, for example, of 20 μm to 40 μm. The first wiring layer 6 is preferably used, for example, as a ground layer or a power source layer.
The second interlayer 11 is formed from the glass epoxy layer 8 and the second wiring layers 9. The glass epoxy layer 8 is preferably formed to have a thickness, for example, of 60 μm to 200 μm.
The second wiring layers 9 are formed so as to sandwich the glass epoxy layer 8 therebetween. The second wiring layer 9 is preferably formed, for example, from copper (Cu). The second wiring layer 9 is preferably formed to have a thickness, for example, of 18 μm to 35 μm. The second wiring layer 9 is preferably used, for example, as a signal layer.
The prepregs 12 are formed so as to fill space between the core substrate 1 and the first interlayer 7. The prepregs 12 are formed so as to fill space between the first interlayer 7 and the second interlayer 11. The prepreg 12 is preferably formed, for example, by impregnating a glass cloth with a thermosetting resin material. The prepreg 12 is preferably formed to have a thickness, for example, of 100 μm to 200 μm. In addition, a prepreg 12 between the inner wall surface of the lower hole 5 and the outer wall surface of the third wiring layer 15 is filled therebetween. The prepreg 12 is filled therebetween when the core substrate 1, the first interlayers 7, and the second interlayers 11 are laminated to each other with the prepregs 12 interposed therebetween. The prepreg 12 is filled therebetween by applying heat and pressure thereto as described later. The prepreg 12 preferably has a coefficient of thermal expansion of 10 ppm/° C. to 20 ppm/° C. In addition, the elastic modulus of a cured prepreg 12 is 10 GPa to 30 GPa.
In addition, the first interlayer 7 and the second interlayer 11 are repeatedly laminated in this order with the prepregs 12 interposed therebetween on each of the two surfaces of the core substrate 1 to form 40 layers. The wiring layer 17 is a layer formed by laminating the first interlayers 7, the second interlayers 11, and the prepregs 12. In the first embodiment, for example, the thickness of the core substrate 1 is 1.2 mm. Then, the wiring layer 17 including the first interlayers 7 and the second interlayers 11 laminated over one side surface of the core substrate 1 has a thickness, for example, of 6.0 mm to 7.0 mm. That is, the thickness of the wiring layer 17 is approximately 5 times to 6 times the thickness of the core substrate 1.
The through holes 14 are formed so as to penetrate the core substrate 1, the first interlayers 7, the second interlayers 11, and the prepregs 12. The through hole 14 is formed approximately concentric with the lower hole 2 of the core substrate 1 and the lower hole 5 of the first interlayer 7. The through hole 14 is preferably formed to have a diameter smaller than a diameter of the lower hole 2 and a diameter of the lower hole 5. The through hole 14 is preferably formed to have a diameter, for example, of 0.1 μm to 0.4 μm.
The third wiring layer 15 is formed along an approximately entire inner wall surface of a penetrating hole 14a along the inner wall surface of the insulating resin 3 of the core substrate 1. The third wiring layer 15 is formed along the prepregs 12, the first interlayers 7, and the second interlayers 11 and the through hole 14 over the prepregs 12. The third wiring layer 15 formed from copper (Cu) by a plating treatment.
The prepregs 1b, 1c, and 1d each preferably contain 40 percent to 60 percent by weight of carbon fibers. When the semiconductor element is formed from silicon (Si), the coefficient of thermal expansion thereof is approximately 3.5 ppm/° C. When the content of carbon fibers in the prepregs 1b, 1c, and 1d is less than 40 percent by weight, the coefficient of thermal expansion of each of the prepregs 1b, 1c, and 1d becomes higher than that of silicon. On the other hand, when the content of carbon fibers in the prepregs 1b, 1c, and 1d is more than 60 percent by weight, molding of the prepregs 1b, 1c, and 1d becomes difficult.
As the carbon fiber material, for example, a carbon fiber cloth, a carbon fiber mesh, or a carbon fiber nonwoven cloth may be used. Then, the carbon fiber cloth is formed such that carbon fiber yarns, which are bundled carbon fibers. The carbon fiber cloth is woven and is oriented so as to spread along a surface spreading direction. An inorganic filler, such as an alumina filler, an aluminum nitride filler, or a silica filler, is mixed with an epoxy resin composition which contains a carbon fiber material so as to decrease the coefficient of thermal expansion of the composition. However, as a conductive material contained in the core substrate 1, besides the above carbon fibers, carbon nanotubes may also be used.
In the epoxy resin composition containing carbon fibers, 10 percent to 45 percent by weight of a silica filler is preferably contained with respect to the total composition. When the content of the silica filler in the total composition is less than 10 percent by weight, it becomes difficult to ensure burning resistance of the epoxy resin composition. On the other hand, if the content of the silica filler in the total composition is more than 45 percent by weight, the moldability of the epoxy resin composition is degraded.
The prepreg 1a is formed between one copper foil (not illustrated) and a laminate formed of the prepregs 1b, 1c, and 1d, and the prepreg 1e is formed between the other copper foil (not illustrated) and the above laminate. In this embodiment, a woven cloth of glass fibers is impregnated with an epoxy resin. Then, the epoxy resin is then dried. As the result, the prepregs 1a and 1b in a B stage are prepared. The prepregs 1a and 1e each have a thickness of approximately 100 μm to 200 μm.
The reasons the prepregs 1a and 1e each contain glass fibers are to prevent the strength of the core substrate 1 from decreasing and to allow the core substrate 1 to have a lower coefficient of thermal expansion.
In this case, the lower holes 2 of the core substrate 1 are preferably arranged concentrically with the lower holes 5 of each first interlayer 7. The reason for this is to prevent the penetrating holes 14a from penetrating the core substrate 1 and the first interlayers 7, each of which is a conduction member, when the penetrating holes 14a are formed.
Application of pressure to each member is carried out by a vacuum press (not illustrated). A temperature for pressure application is preferably, for example, 170° C. to 220° C. The prepregs 12a to 12f in an uncured state are formed between the layers and are then cured into the prepregs 12 by application of heat and pressure. Then, the core substrate 1, the first interlayers 7, and the second interlayers 11 are laminated to each other with the respective prepregs 12 interposed therebetween so as to be electrically insulated from each other.
As illustrated in
When a semiconductor element is bare-chip mounted over the wiring substrate 50a, the core substrate 1, the metal plate 4, and the prepreg 12 thereof are heated.
As illustrated in
In addition, since the prepreg 12 has a high coefficient of thermal expansion as compared to that of the core substrate 1, the amount of thermal deformation becomes large. Since the prepreg 12 has a low elastic modulus as compared to that of the core substrate 1, when a stress generated by elongation of the metal plate 4 is applied to the prepreg 12, the amount of stress deformation thereof is increased. However, in the wiring layer 17, the metal plate 4 is tightly adhered to the prepregs 12 with the first wiring layers 6 interposed therebetween. Since the metal plate 4 has a low coefficient of thermal expansion as compared to that of the prepreg 12, the amount of thermal deformation is small. On the other hand, since the metal plate 4 has a high elastic modulus as compared to that of the prepreg 12, the amount of stress deformation is small.
Accordingly, it is found that although the amount of thermal deformation of the metal plate 4 is small, the amount of thermal deformation of the prepreg 12 is. Therefore, by the change in the amount of displacement caused by thermal expansion of the prepregs 12, an elongation stress is applied to the metal plate 4 through the first wiring layer 6. However, since the elastic modulus of the metal plate 4 is high, even if the elongation stress from the prepreg 12 is applied to the metal plate 4, the amount of deformation thereof is small. Accordingly, the amount of displacement of the prepreg 12 tightly adhered to the metal plate 4 through the first wiring layer 6 is reduced. Hence, the amount of displacement caused by thermal expansion of the wiring layer 17 formed by laminating the metal plates 4 and the prepregs 12 is reduced. As a result, fatigue breakage and/or disconnection of the wiring substrate 50a caused by a thermal stress and a thermal strain, which are generated when a semiconductor element is bare-chip mounted over the wiring substrate 50a, may be suppressed.
According to the wiring substrate 50a of the first embodiment, even if the total number of layers of the wiring layer 17 is increased, the amount of displacement caused by thermal expansion of the prepregs 12 may be reduced by the metal plate 4 which forms the first interlayer 7. Therefore, the amount of displacement caused by thermal expansion of the wiring substrate 50a formed by laminating the wiring layers 17 with the core substrate 1 containing a carbon material is reduced. As a result, fatigue breakage and/or disconnection of the wiring substrate 50a caused by a thermal stress and a thermal strain, which are generated when a semiconductor element is bare-chip mounted over the wiring substrate 50a, may be suppressed.
In the second embodiment,
As illustrated in
The core substrate 21 in the form of a plate is formed as follows. At first, a metal plate 21c is disposed at the center. Then, prepregs 21b and 21d, each of which is formed by impregnating a conductive carbon fiber material with an epoxy resin composition, are laminated so as to sandwich the metal plate 21c. Subsequently, prepreg 21a is laminated between the prepreg 21b and a copper foil (not illustrated), and a prepreg 21e is laminated between the prepreg 21d and a copper foil (not illustrated). The total thickness of the core substrate 21 is, for example, 1.0 mm to 2.0 mm.
The metal plate 21c preferably has a coefficient of thermal expansion, for example, of 0 ppm/° C. to 5 ppm/° C. The metal plate 21c is preferably formed to have a thickness, for example, of 500 μm to 2,000 μm. The metal plate 21c is preferably formed, for example, from Invar, Kovar, Alloy 42 (Fe-42% Ni), tungsten, or molybdenum.
The metal plate 21c preferably has an elastic modulus, for example, of 130 GPa to 410 GPa. The elastic modulus of Invar is 140 GPa to 160 GPa. The elastic modulus of Kovar is 130 GPa to 140 GPa. The elastic modulus of Alloy 42 is 140 GPa to 190 GPa. The elastic modulus of tungsten is 403 GPa. The elastic modulus of molybdenum is 327 GPa.
The prepregs 21b and 21d each function as a carbon fiber reinforced core portion. The case in which the two prepregs 21b and 21d are laminated to each other is illustrated in the figure by way of example. The number of prepregs forming the carbon fiber reinforced core portion may be appropriately selected in accordance with the thickness, the strength, and the like of the core substrate 21 to be formed. Although the thickness of each of the prepregs 21b and 21d is changed by the diameter of carbon fibers to be used, the thickness is, for example, approximately 100 μm to 300 μm. The prepregs 21b and 21d each contain 40 percent to 60 percent by weight of carbon fibers. When the semiconductor element is formed from silicon (Si), the coefficient of thermal expansion thereof is approximately 3.5 ppm/° C. The reason the content of carbon fibers is set as described above is that in conformity with the coefficient of thermal expansion of the semiconductor element. The prepregs 21b and 21d may have a coefficient of thermal expansion of 1 ppm/° C. to 2 ppm/° C.
In addition, as in the case of the first embodiment, the lower holes 2 are formed to penetrate the core substrate 21. Although the number of the lower holes 2 is determined by wiring layout and the like, in particular, for example, approximately 1,000 lower holes 2 may be formed. It is preferable that the lower holed 2 have a diameter, for example, of 0.3 mm to 1.0 mm and be disposed at intervals, for example, of 0.5 mm to 2.0 mm.
In addition, as in the case of the first embodiment, the copper foils (not illustrated) are formed to form the outer surfaces of the core substrate 21. The copper foils are each formed, for example, to protect the core substrate 21, to function as a plating power supply layer when plating is performed over the core substrate 21. The copper foils are each formed to improve adhesion between the core substrate 21 and the wiring layers when the wiring layers are laminated over the two surfaces of the core substrate 21 for the formation of the wiring substrate 50b. The thickness of the copper foil is preferably, for example, approximately 15 μm to 35 μm.
The prepregs 21b and 21d used in this embodiment are each in a B stage prepared by impregnating a cloth formed of long carbon fibers with an epoxy resin, followed by performing drying. Although the thickness of each of the prepregs 21b and 21d is changed dependent on the diameter of carbon fibers to be used, for example, the thickness is approximately 100 μm to 300 μm.
As in the case of the first embodiment, as the carbon fiber material, for example, a carbon fiber cloth, a carbon fiber mesh, or a carbon fiber nonwoven cloth may be used. The carbon fiber cloth is formed such that carbon fiber yarns, which are bundled carbon fibers, are woven and are oriented so as to spread along a surface spreading direction.
As in the case of the first embodiment, the epoxy resin composition containing carbon fibers preferably contains 10 percent to 45 percent by weight of a silica filler with respect to the entire composition.
As in the case illustrated in
As in the case illustrated in
As in the case illustrated in
As in the case illustrated in
As in the case illustrated in
As in the case illustrated in
As in the case illustrated in
As in the case illustrated in
In this step, the lower holes 2 of the core substrate 21 are preferably arranged concentrically with the respective lower holes 5 of the first interlayer 7. The reason for this is to prevent penetrating holes 14a from penetrating the core substrate 21 and the first interlayers 7, each of which is a conduction member, when the penetrating holes 14a are formed.
Application of pressure to each member is carried out by a vacuum press (not illustrated). A temperature for pressure application is preferably, for example, 170° C. to 220° C. The prepregs 12a to 12f in an uncured state are formed between the layers and are cured into the prepregs 12 by application of heat and pressure. Then, the core substrate 21, the first interlayers 7, and the second interlayers 11 are laminated to each other with the prepregs 12 interposed therebetween so as to be electrically insulated from each other.
As in the case illustrated in
As in the case illustrated in
As in the case illustrated in
According to the wiring substrate 50b of the second embodiment, as in the case of the wiring substrate 50a according to the first embodiment, carbon fibers and a metal having a high elastic modulus are applied to the core substrate 21. Then, as in the case of the first embodiment, even if the total number of layers of the wiring layer 17 is increased, the amount of displacement caused by thermal expansion of the prepregs 12 may be reduced by the metal plate 4 which forms the first interlayer 7. Therefore, the amount of displacement caused by thermal expansion of the wiring substrate 50b formed by laminating the wiring layers 17 with the core substrate 21 containing a carbon material may be reduced. As a result, fatigue breakage and/or disconnection of the wiring substrate 50b caused by a thermal stress and a thermal strain, which are generated when a semiconductor element is bare-chip mounted over the wiring substrate 50b, may be suppressed.
All examples and conditional language recited herein are intended for pedagogical purposes to aid the reader in understanding the embodiment and the concepts contributed by the inventor to furthering the art, and are to be construed as being without limitation to such specifically recited examples and conditions, nor does the organization of such examples in the specification relate to a illustrating of the superiority and inferiority of the embodiment. Although the embodiments have been described in detail, it should be understood that the various changes, substitutions, and alterations could be made hereto without departing from the spirit and scope of the invention.
This is a continuation of International Application No. PCT/JP2008/003401 filed on Nov. 20, 2008, the entire contents of which are incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
Parent | PCT/JP2008/003401 | Nov 2008 | US |
Child | 13111257 | US |