1. Field of the Invention
The invention relates to electronic devices, especially magnetic random access memories, and more specifically to magnetic random access memory arrays compensated for write current shunting.
2. Description of the Related Art
Magnetic random access memory (MRAM) typically is made up of memory cells that store information based on a direction of magnetization of a ferromagnetic region. MRAM cells can hold stored information for long periods of time, and are thus nonvolatile.
MRAM memory generally takes the form of an array of intersecting, electrically-conductive column and row lines formed on a substrate. An MRAM memory cell is located at each intersection of the array.
Various types of MRAM memory cells are known in the prior art. U.S. Pat. No. 5,640,343, issued Jun. 17, 1997 to Gallagher et al., discloses an MRAM device that utilizes an array of Magnetic Tunnel Junction (MTJ) memory cells. Each MTJ MRAM memory cell includes a magnetic tunnel junction. As shown in
Conductance of the MTJ memory cell is determined by the alignment of the magnetization in the fixed and free ferromagnetic layers. Accordingly, binary information can be stored in each memory cell based on the relative alignment of the magnetization direction in each layer. When the alignment is parallel (both magnetizations oriented in the same direction) the MTJ has a lower magnetoresistance, representing a logic 0, for example. When the alignment is antiparallel (the magnetizations oriented in opposite directions), the resistance of the MTJ is higher, representing a logic 1. The magnetoresistance is the result of spin-polarized tunneling of conduction electrons between the ferromagnetic layers. Measuring the magnetoresistance indicates the alignment, and thus the logical state, of the cell.
Changing the orientation of the magnetization of the free ferromagnetic layer changes the logic state of the cell. The magnetization of the free layer will rotate in the presence of an applied magnetic field. The magnetic field is applied by way of an electric current flowing in the conductive word and bit lines. A current in both lines generates a magnetic field of sufficient strength to change the orientation state of the memory cell. The current of at least one of the lines has to be reversible to write the two different magnetic states of the cell.
The present invention overcomes the deficiencies of the prior art by compensating for write current shunting in an MRAM array. Write current shunting is defined as the undesired leakage current that flows through an MRAM cell during a write operation, due to the finite resistance of the cell and the difference in the potentials of write conductors on opposite sides of the cell. According to a preferred embodiment, MRAM cells are arranged along a write line such that the cells progressively increase in physical size, from the high potential side to the low potential side. Write current requirements decrease with increasing cell size. Consequently, write current shunting is compensated by making cells larger at the end of the write line farthest from the high potential voltage input.
According to one aspect of the invention, the array is designed so that the cell width increases monotonically from high to low potential side of the write line. According to another aspect of the invention, compensating for current shunt by distributing cell size in the array allows more bits to be provided on the same write line, thereby reducing the number of transistors in the array and increasing bit density.
MRAM arrays, such as MTJ array 2 shown in
The effect is described with reference to
Referring to
Referring to
An MRAM array 20 according to a preferred embodiment of the present invention is illustrated in
Referring to
Referring to
While preferred embodiments of the invention have been described and illustrated above, it should be understood that these are exemplary of the invention and are not to be considered as limiting. For example, although an exemplary embodiment of the present invention has been described in connection with an MTJ MRAM, the invention is not so limited, and the arrangement of different sized bits can be adjusted to compensate current shunting in any architecture. Additions, deletions, substitutions, and other modifications can be made without departing from the spirit or scope of the present invention. Accordingly, the invention is not to be considered as limited by the foregoing description but is only limited by the scope of the appended claims.
This application is a continuation of application Ser. No. 10/231,041, filed Aug. 30, 2002 now U.S. Pat. No. 6,807,087.
Number | Name | Date | Kind |
---|---|---|---|
3466636 | Anacker | Sep 1969 | A |
5329480 | Wu et al. | Jul 1994 | A |
5640343 | Gallagher et al. | Jun 1997 | A |
5734605 | Zhu et al. | Mar 1998 | A |
5793697 | Scheuerlein | Aug 1998 | A |
6215707 | Moyer | Apr 2001 | B1 |
6351409 | Rizzo et al. | Feb 2002 | B1 |
6385079 | Tran | May 2002 | B1 |
6466475 | Nickel | Oct 2002 | B1 |
6490217 | DeBrosse et al. | Dec 2002 | B1 |
6538921 | Daughton et al. | Mar 2003 | B2 |
6621730 | Lage | Sep 2003 | B1 |
6807087 | Deak | Oct 2004 | B2 |
6882564 | Fukuzumi | Apr 2005 | B2 |
20040066667 | Deak | Apr 2004 | A1 |
20040085809 | Fukuzumi | May 2004 | A1 |
Number | Date | Country | |
---|---|---|---|
20050078512 A1 | Apr 2005 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10231041 | Aug 2002 | US |
Child | 10926237 | US |