Claims
- 1. An electrically programmable antifuse disposed on an integrated circuit comprising:
- a first metalization layer disposed on an insulating portion of said integrated circuit;
- an interlayer dielectric layer disposed over said first metalization layer;
- a via having substantially parallel sidewalls completely penetrating said interlayer dielectric layer and exposing said first metalization layer;
- a layer of an electrically conductive material disposed in said via and in electrical contact with said first metalization layer, said electrically conductive material filling said via;
- a flat planar antifuse material layer disposed over said layer of electrically conductive material, said antifuse material layer including a layer of amorphous silicon sandwiched between a first and a second layer of an insulating material other than amorphous silicon; and
- a second metalization layer disposed over said antifuse material layer.
- 2. An antifuse according to claim 1 wherein said insulating material is silicon nitride.
- 3. An antifuse according to claim 2 further comprising an etch-stop/barrier layer disposed over said antifuse material layer.
- 4. An antifuse according to claim 3 wherein said etch-stop/barrier layer is fabricated of a material selected from the group consisting of: TiN, TiW, TiWN, W, TiC, WC and combinations of two or more of any of the foregoing materials.
- 5. An electrically programmable antifuse disposed on an integrated circuit comprising:
- a first metalization layer disposed on an insulating portion of said integrated circuit;
- an interlayer dielectric layer disposed over said first metalization layer;
- a via having substantially parallel sidewalls completely penetrating said interlayer dielectric layer and exposing said first metalization layer;
- a layer of an electrically conductive material disposed in said via and in electrical contact with said first metalization layer;
- an electrically conductive barrier layer disposed in said via over said layer of electrically conductive material, said electrically conductive barrier layer filling said via;
- a flat planar antifuse material layer disposed over said layer of electrically conductive material and in contact with said electrically conductive barrier layer, said antifuse material layer including a layer of amorphous silicon sandwiched between a first and a second layer of an insulating material other than amorphous silicon; and
- a second metalization layer disposed over said antifuse material layer.
- 6. An antifuse according to claim 5 wherein said insulating material is silicon nitride.
- 7. An antifuse according to claim 6 further comprising an etch- stop/barrier layer disposed over said antifuse material layer.
- 8. An antifuse according to claim 7 wherein said etch-stop/barrier layer is fabricated of a material selected from the group consisting of: TiN, TiW, TiWN, W, TiC, WC and combinations of two or more of any of the foregoing materials.
CROSS-REFERENCES TO RELATED APPLICATIONS
This application is a continuation of U.S. patent application Ser. No. 08/284,054, filed Aug. 1, 1994, now U.S. Pat. No. 5,614,756, which is a continuation-in-part of: (1) U.S. patent application Ser. No. 07/790,366 entitled "Electrically Programmable Antifuse Element", filed Nov. 12, 1991, in the name of inventors John D. Husher and Abdul R. Forouhi, now U.S. Pat. No. 5,404,029, currently pending, of which U.S. patent application Ser. No. 07/888,042 entitled "Electrically Programmable Antifuse Element", filed May 22, 1992, in the name of inventors John D. Husher and Abdul R. Forouhi, now U.S. Pat. No. 5,171,715, is a divisional; (2) U.S. patent application Ser. No. 07/947,275 entitled "Metal-To-Metal Antifuse Structure", filed Sep. 18, 1992, in the name of inventors Abdul R. Forouhi, Esmat Z. Hamdy, Chenming Hu and John L. McCollum, now U.S. Pat. No. 5,387,812, which is a divisional of U.S. patent application Ser. No. 07/743,261 entitled "Electrically Programmable Antifuse and Fabrication Processes", filed Aug. 9, 1991, in the name of inventors Abdul R. Forouhi, Esmat Z. Hamdy, Chenming Hu and John L. McCollum, now U.S. Pat. No. 5,272,101, which is a continuation-in-part of U.S. patent application Ser. No. 07/604,779 entitled "Electrically Programmable Antifuse Incorporating Dielectric and Amorphous Silicon Interlayer", filed Oct. 26, 1990, in the name of inventors Abdul R. Forouhi, John L. McCollum and Shih-Oh Chen, now U.S. Pat. No. 5,181,096, which is a continuation-in-part of U.S. patent application Ser. No. 07/508,306 entitled "Electrically Programmable Antifuse Element Incorporating A Dielectric and Amorphous Silicon Interlayer", filed Apr. 12, 1990, in the name of inventors John L. McCollum and Shih-Oh Chen, now U.S. Pat. No. 5,070,384; (3) U.S. patent application Ser. No. 08/172,132 entitled "Metal-To-Metal Antifuse Including Etch Stop Layer", filed Dec. 21, 1993, in the name of inventors Wenn-Jei Chen, Steve S. Chiang and Frank W. Hawley, now U.S. Pat. No. 5,381,035, which is a continuation-in-part of U.S. patent application Ser. No. 07/950,264 entitled "Antifuse Element and Fabrication Method", filed Sep. 23, 1992, in the name of inventor Frank W. Hawley, now abandoned, of which U.S. patent application Ser. No. 08/197,102 entitled "Antifuse Element and Fabrication Method", filed Feb. 15, 1994, in the name of inventor Frank W. Hawley, now abandoned, is a continuation; (4) U.S. patent application Ser. No. 08/197,102, referred to above; (5) U.S. patent application Ser. No. 08/050,744 entitled "Elevated Metal-To-Metal Antifuse Structures and Fabrication Processes", filed Apr. 20, 1993, in the name of inventors Frank W. Hawley and John L. McCollum, now abandoned, which is a continuation of U.S. patent application Ser. No. 07/749,866 entitled "Elevated Metal-To-Metal Antifuse Structures and Fabrication Processes", filed Aug. 26, 1991, in the name of inventors Frank W. Hawley and John L. McCollum, now abandoned, of which U.S. patent application Ser. No. 07/900,651 entitled "Elevated Metal-To-Metal Antifuse Structures and Fabrication Processes", filed Jun. 18, 1992, in the name of inventors Frank W. Hawley and John L. McCollum, now abandoned, is a divisional; (6) U.S. patent application Ser. No. 08/231,634 entitled "Electrically Programmable Antifuse Incorporating Dielectric and Amorphous Silicon Interlayers", filed Apr. 22, 1994, in the name of inventors John L. McCollum, Eltoukhy Abdelshafy and Abdul R. Forouhi, now U.S. Pat. No. 5,552,627, which is a continuation-in-part of U.S. patent application Ser. No. 08/004,912 entitled "Electrically Programmable Antifuse Incorporating Dielectric and Amorphous Silicon Interlayer", filed Jan. 19, 1993, in the name of inventors Abdul R. Forouhi, John L. McCollum and Shih-Oh Chen, now U.S. Pat. No. 5,411,917, which is a continuation-in-part of U.S. patent application Ser. No. 07/604,779, referred to above; and (7) U.S. patent application Ser. No. 08/004,912, referred to above.
The above-identified patent applications and patents are all owned by Actel Corporation and are all hereby incorporated herein by reference as if set forth fully herein.
US Referenced Citations (116)
Foreign Referenced Citations (53)
Number |
Date |
Country |
0 081 226 |
Jun 1983 |
EPX |
0 092 871 |
Nov 1983 |
EPX |
0 162 529 |
Nov 1985 |
EPX |
0 224 418 |
Jun 1987 |
EPX |
0 315 421 |
May 1989 |
EPX |
0 323 078 |
Jul 1989 |
EPX |
0 414 361 |
Feb 1991 |
EPX |
0 416 903 |
Mar 1991 |
EPX |
0 436 387 |
Jul 1991 |
EPX |
0 452 091 |
Oct 1991 |
EPX |
0 455 414 |
Nov 1991 |
EPX |
0 500 034 |
Aug 1992 |
EPX |
0 501 120 |
Sep 1992 |
EPX |
0 501 687 |
Sep 1992 |
EPX |
0 529 820 |
Mar 1993 |
EPX |
0 592 078 |
Apr 1994 |
EPX |
0 599 388 |
Jun 1994 |
EPX |
0 602 836 |
Jun 1994 |
EPX |
0 603 105 |
Jun 1994 |
EPX |
0 660 408 |
Jun 1995 |
EPX |
0 661 745 |
Jul 1995 |
EPX |
0 671 767 |
Sep 1995 |
EPX |
0 684 646 |
Nov 1995 |
EPX |
3 927 033 |
Aug 1989 |
DEX |
3-179763 |
Aug 1991 |
JPX |
5-074947 |
Mar 1993 |
JPX |
5-029466 |
Jun 1993 |
JPX |
5-090411 |
Aug 1993 |
JPX |
5-090412 |
Aug 1993 |
JPX |
5-090413 |
Aug 1993 |
JPX |
5-121554 |
Sep 1993 |
JPX |
5-121556 |
Sep 1993 |
JPX |
5-166761 |
Oct 1993 |
JPX |
6-045461 |
Feb 1994 |
JPX |
6-163702 |
Jun 1994 |
JPX |
6-169017 |
Jun 1994 |
JPX |
6-302701 |
Oct 1994 |
JPX |
6-509444 |
Oct 1994 |
JPX |
6-510634 |
Nov 1994 |
JPX |
6-511352 |
Dec 1994 |
JPX |
7-176703 |
Jul 1995 |
JPX |
7-183386 |
Jul 1995 |
JPX |
7-326675 |
Dec 1995 |
JPX |
8503599 |
Aug 1985 |
WOX |
8700969 |
Feb 1987 |
WOX |
8702827 |
May 1987 |
WOX |
9213359 |
Aug 1992 |
WOX |
9220109 |
Nov 1992 |
WOX |
9221154 |
Nov 1992 |
WOX |
9222088 |
Dec 1992 |
WOX |
9303499 |
Feb 1993 |
WOX |
9305514 |
Mar 1993 |
WOX |
9405041 |
Mar 1994 |
WOX |
Non-Patent Literature Citations (13)
Entry |
Chapman et al., "A Laser Linking Process for Restructable VLSI", CLEO '82, Phoenix, Arizona, Apr. 14-16, 1982. |
Burns, "Titanium Dioxide Dielectric Films Formed by Rapid Thermal Oxidation", Mar. 1989, Journal of Applied Physics, vol. 65, No. 5, pp. 2095-2097. |
Chen, "A Sublithographic Antifuse Structure for Field-Programmable Gate Array Applications", Jan. 1992, IEEE, Electron Device Letters, vol. 13, No. 1, pp. 53-55. |
Chiang, "Antifuse Structure Comparison for Field Programmable Gate Arrays", 1992, IEEE, IEDM, pp. 611-614. |
Cohen, "A Flat-Aluminum Based Voltage-Programmable Link for Field-Programmable Devices", May 1994, IEEE, Transactions on Electron Devices, vol. 41, No. 5, pp. 721-724. |
Cook, "Amorphous Silicon Antifuse Technology for Bipolar PROMS", 1986, IEEE, Bipolar Circuits and Technology Meeting, pp. 99-100. |
Ghandhi, "VLSI Fabrication Principles, Silicon and Gallium Arsenide", John Wiley & Sons. |
Gordon, "Conducting Filament of the Programmed Metal Electrode Amorphous Silicon Antifuse", 1993, IEEE, IEDM, pp. 27-30. |
Hamdy, "Dielectric Based Antifuse for Logic and Memory ICs", 1988, IEEE, IEDM, pp. 786-789. |
Hu, "Interconnect Devices for Field Programmable Gate Array", 1992, IEEE, IEDM, pp. 591-594. |
Iseoff, "Characterizing Quickturn ASICs: It's Done with Mirrors", Aug. 1990, Semiconductor International. |
Pauleau, "Interconnect Materials for VLSI Circuits", Apr. 1987, Solid State Technology, vol. 30, No. 4, pp. 155-162. |
Ravindhran, "Field Programmable Gate Array (FPGA) Process Design for Multilevel Metallization Technology", Jun. 1993, VMIC Conference, ISMIC-102/93/0062, pp. 62-64. |
Related Publications (6)
|
Number |
Date |
Country |
|
947275 |
Sep 1992 |
|
|
172132 |
Dec 1993 |
|
|
197102 |
Feb 1994 |
|
|
50744 |
Apr 1993 |
|
|
04912 |
Jan 1993 |
|
|
231634 |
Apr 1994 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
743261 |
Aug 1991 |
|
Continuations (3)
|
Number |
Date |
Country |
Parent |
284054 |
Aug 1994 |
|
Parent |
749866 |
Aug 1991 |
|
Parent |
950264 |
|
|
Continuation in Parts (6)
|
Number |
Date |
Country |
Parent |
790366 |
Nov 1991 |
|
Parent |
04912 |
|
|
Parent |
604779 |
Oct 1990 |
|
Parent |
604779 |
|
|
Parent |
508306 |
Apr 1990 |
|
Parent |
950264 |
Sep 1992 |
|