Claims
- 1. A method for testing the electrical analog transfer characteristics of elements in an addressable test structure produced on a wafer together with integrated circuits before dicing and packaging said integrated circuits, said method comprising the steps of developing on said wafer at least one addressable test structure having an array of probeable test contact pads, said test structure comprising a plurality of elements, addressing each element in sequence while measuring and recording the electrical transfer characteristics of each element to analog signals, and determining the extent of uniformity of said elements in respect to their electrical transfer characteristics as a test of quality of said integrated circuits produced on the same wafer as the addressable test structure before dicing.
- 2. A method as defined in claim 1 wherein said elements of said addressable test structure are arranged in rows and columns, and said test structure includes contact pads for addressing each column and for addressing each circuitry element in sequence out of each column selected for testing.
- 3. A method as defined in claim 2 wherein the electrical transfer characteristic of each element selected by said test structure is recorded on the same graph for comparison in determining the extent of uniformity of said elements in respect to their electrical transfer characteristics.
ORIGIN OF INVENTION
The invention described herein was made in the performance of work under a NASA contract, and is subject to the provisions of Public Law 96-517 (35 USC 202) in which the Contractor has elected to retain title.
US Referenced Citations (8)
Non-Patent Literature Citations (3)
Entry |
Buehler; "Comprehensive Test Patterns with Modular Test Structures: The 2 by N Probe Pad Array Approach"; Solid State Technology; Oct. 1979, pp. 89-94. |
Buehler et al.; "Role of Test Chips in Coordinating Logic and Circuit Design and Layout Aids for VLSI"; Solid State Technology; Dec. 1981, pp. 68-74. |
Henderson et al.; "Integrated Circuit Test Structure Which Uses a Vernier to Electrically Measure Mask Misalignment"; Electronics Letters; Oct. 13, 1981; vol. 19, No. 21; pp. 868-869. |