Claims
- 1. A method for forming conductive lines fabricated in a semiconductor device, said method comprising:
forming a first layer of patterned conductive lines, having substantially vertical sidewalls, on a supporting material; forming insulative spacers about said substantially vertical sidewalls; forming trenches into said supporting material that align to said insulative spacers; forming a second layer of patterned conductive lines such that each line is at least partially embedded within a corresponding trench.
- 2. The method of claim 1, wherein said conductive lines comprise metal.
- 3. The method of claim 1, wherein said conductive lines comprise conductively doped polysilicon.
- 4. The method of claim 3, further comprising a suicide material on said conductively doped polysilicon.
- 5. The method of claim 4, wherein said silicide material is formed by a salicide process.
- 6. The method of claim 1, wherein one of said conductive lines comprise metal and one of said conductive lines comprises conductively doped polysilicon.
- 7. The method of claim 1, wherein said supporting material has a substantially planar surface.
- 8. The method of claim 3, wherein said conductive lines are recessed below said substantially planar surface of said supporting material.
- 9. A double metal process for forming conductive lines fabricated in a semiconductor device, said process comprising the steps of:
forming a first conductive layer on a material having a substantially planar surface; forming a hard mask layer over said first conductive layer; patterning and etching said hard mask layer and said first conductive layer to form a patterned hard mask overlying patterned conductive lines, said etching resulting in substantially vertical sidewalls along edges of said hard mask layer and said first conductive lines; forming insulative spacers about said substantially vertical sidewalls; forming trenches into said material along side said insulative spacers; forming a second conductive layer that covers said patterned hard mask, said insulative spacers and at least partially fills said trenches; removing a portion of said second conductive layer covering said hard mask, thereby forming a conductive line within each trench.
- 10. The method of claim 9, wherein said conductive lines comprise metal.
- 11. The method of claim 9, wherein said conductive lines are recessed below said substantially planar surface of said material.
- 12. The method of claim 9, wherein said step of removing a portion of said second conductive layer comprises at least one removal method of chemical mechanical polishing and dry etching.
- 13. The method of claim 12, wherein said step of removing a portion of said second conductive layer is performed without the use of a mask.
- 14. The method of claim 9, further comprising the step of:
forming a second patterned hard mask over said second conductive layer at selected locations prior to said step of removing said portion of said second conductive layer and thereafter leaving at least two adjacent conductive lines strapped together.
- 15. A method for forming a dynamic memory array fabricated in a semiconductor device, said process comprising the steps of:
forming a semiconductor substrate assembly having a plurality of dynamic memory cells; forming an insulative material having a substantially planar surface over said semiconductor substrate assembly; forming a first conductive layer on said insulative material; forming a hard mask layer over said fist conductive layer; patterning and etching said hard mask layer and said first conductive layer to form a patterned hard mask overlying patterned conductive lines, said etching resulting in substantially vertical sidewalls along edges of said hard mask layer and said first conductive lines; forming insulative spacers about said substantially vertical sidewalls; forming trenches into said insulative material along side said insulative spacers; forming a second conductive layer that covers said patterned hard mask, said insulative spacers and at least partially fills said trenches; removing a portion of said second conductive layer covering said hard mask, thereby forming a conductive line within each trench.
- 16. A method for forming a static memory array fabricated in a semiconductor device, said process comprising the steps of:
forming a semiconductor substrate assembly having a plurality of static memory cells; forming an insulative material having a substantially planar surface over said semiconductor substrate assembly; forming a first conductive layer on said insulative material; forming a hard mask layer over said first conductive layer; patterning and etching said hard mask layer and said first conductive layer to form a patterned hard mask overlying patterned conductive lines, said etching resulting in substantially vertical sidewalls along edges of said hard mask layer and said first conductive lines; forming insulative spacers about said substantially vertical sidewalls; forming trenches into said insulative material along side said insulative spacers; forming a second conductive layer that covers said patterned hard mask, said insulative spacers and at least partially fills said trenches; removing a portion of said second conductive layer covering said hard mask, thereby forming a conductive line within each trench.
RELATED APPLICATION
[0001] The present application discloses subject matter related to that disclosed in U.S. patent application Ser. No. 08/641,154, filed Apr. 29, 1996.
Continuations (2)
|
Number |
Date |
Country |
Parent |
09571074 |
May 2000 |
US |
Child |
09922523 |
Aug 2001 |
US |
Parent |
08741612 |
Oct 1996 |
US |
Child |
09571074 |
May 2000 |
US |