Claims
- 1. A process for fabricating a semiconductor device, said process comprising the steps of:forming an insulative material having top surfaced regions spaced apart by recessed regions; forming a first plurality of metal lines over said top surfaced regions of said insulative material; forming a second plurality of metal lines into said recessed regions of said insulative material; wherein said step of forming a first plurality of metal lines and said step of forming a second plurality of metal lines comprise separate metal deposition steps; and wherein all upper surfaces of said first plurality of metal lines are above all upper surfaces of said second plurality of metal lines.
- 2. The method of claim 1, wherein said first plurality of patterned metal lines is formed on a substantially planar surface region of said insulative material.
- 3. The method of claim 2, wherein said second plurality of patterned metal lines is recessed below said substantially planar surface region.
- 4. A method for forming a dynamic memory array fabricated in a semiconductor device, said process comprising the steps of:forming a semiconductor substrate assembly having a plurality of dynamic memory cells; forming an insulative material having a substantially planar surface over said semiconductor substrate assembly, said insulative material having top surfaced regions spaced apart by recessed regions; forming a first plurality of metal lines over said top surfaced regions of said insulative material; forming a second plurality of metal lines into said recessed regions of said insulative material; wherein said step of forming a first plurality of metal lines and said step of forming a second plurality of metal lines comprise separate metal deposition steps; and wherein all upper surfaces of said first plurality of metal lines are above all upper surfaces of said second plurality of metal lines.
- 5. A method for forming a static memory array fabricated in a semiconductor device, said process comprising the steps of:forming a semiconductor substrate assembly having a plurality of static memory cells; forming an insulative material having a substantially planar surface over said semiconductor substrate assembly, said insulative material having top surfaced regions spaced apart by recessed regions; forming a first plurality of metal lines over said top surfaced regions of said insulative material; forming a second plurality of metal lines into said recessed regions of said insulative material; wherein said step of forming a first plurality of metal lines and said step of forming a second plurality of metal lines comprise separate metal deposition steps; and wherein all upper surfaces of said first plurality of metal lines are above all upper surfaces of said second plurality of metal lines.
RELATED APPLICATION
This application is a continuation of U.S. patent application Ser. No. 09/571,074 filed May 15, 2000, now U.S. Pat. No. 6,281,109, which is a continuation of U.S. patent application Ser. No. 08/741,612, , filed Oct. 31, 1996, now U.S. Pat. No. 6,066,548.
US Referenced Citations (12)
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/571074 |
May 2000 |
US |
Child |
09/922523 |
|
US |
Parent |
08/741612 |
Oct 1996 |
US |
Child |
09/571074 |
|
US |