Number | Name | Date | Kind |
---|---|---|---|
5324683 | Fitch et al. | Jun 1994 | A |
5407860 | Stoltz et al. | Apr 1995 | A |
5461003 | Havemann et al. | Oct 1995 | A |
5567982 | Bartelink | Oct 1996 | A |
5599745 | Reinberg | Feb 1997 | A |
5759913 | Fulford, Jr. et al. | Jun 1998 | A |
5866920 | Matsumoto et al. | Feb 1999 | A |
5880018 | Boeck et al. | Mar 1999 | A |
5900668 | Wollesen | May 1999 | A |
5949143 | Bang | Sep 1999 | A |
5950102 | Lee | Sep 1999 | A |
5994776 | Fang et al. | Nov 1999 | A |
6030901 | Hopper et al. | Feb 2000 | A |
6057226 | Wong | May 2000 | A |
6064118 | Sasaki | May 2000 | A |
6077767 | Hwang | Jun 2000 | A |
6090698 | Lee | Jul 2000 | A |
6091149 | Hause et al. | Jul 2000 | A |
6130151 | Lin et al. | Oct 2000 | A |
6159845 | Yew et al. | Dec 2000 | A |
6165890 | Kohl et al. | Dec 2000 | A |
6204168 | Naik et al. | Mar 2001 | B1 |
6208015 | Bandyopadhyay et al. | Mar 2001 | B1 |
6211057 | Lin et al. | Apr 2001 | B1 |
6246118 | Buynoski | Jun 2001 | B1 |
6252290 | Quek et al. | Jun 2001 | B1 |
6265321 | Chooi et al. | Jul 2001 | B1 |
6268276 | Chan et al. | Jul 2001 | B1 |
6291030 | Chao et al. | Sep 2001 | B1 |
6297554 | Lin | Oct 2001 | B1 |
6303464 | Gaw et al. | Oct 2001 | B1 |
6316347 | Chang et al. | Nov 2001 | B1 |
6333255 | Sekiguchi | Dec 2001 | B1 |
6380106 | Lim et al. | Apr 2002 | B1 |
6403461 | Tae et al. | Jun 2002 | B1 |
6413852 | Grill et al. | Jul 2002 | B1 |
6509623 | Zhao | Jan 2003 | B2 |
6541397 | Bencher | Apr 2003 | B1 |
20010007788 | Chang et al. | Jul 2001 | A1 |
20010040267 | Lien et al. | Nov 2001 | A1 |
20020020053 | Fonash et al. | Feb 2002 | A1 |
20020090794 | Chang et al. | Jul 2002 | A1 |
20020149085 | Lin et al. | Oct 2002 | A1 |
20030186477 | Bencher | Oct 2003 | A1 |
Entry |
---|
S. Wolf and R. N. Tauber, Silicon Processing for the VLSI Era Process Technology Lattice Press, vol. 1 pp. 569-570.* |
Togo, et al.; A Gate-side Air-gap Structure GAS to Reduce the Parasitic Capacitance in MOSFETs; 1996 Symposium on VLSI Technology Digest of Technical Papers; pp38-39. |
Ueda, et al.; A Novel Air Gap Integration Scheme for Multi-level Interconnects using Self-aligned Via Plugs; 1998 Symposium on VLSI Technology Digest of Technical Papers; pp 46-47. |
Ueda, et al.; Integration of Level Air Gap Interconnect for Sub-quarter Micron CMOS; 1999 Symposium on VLSI Technology Digest of Technical Papers; pp 111-112. |
Nitta, et al.; Opportunites and Challenges in Cu/Ultra Low-k Interconnects; 2002 AVS 3rd International Conference on Microelectronics and Interfaces, Feb. 11-14; pp 101-104. |