Claims
- 1. A programmable time delay apparatus having a time delay determined by control signals, said apparatus comprising:
- an inverting amplifier;
- a capacitor coupled between an input terminal of said inverting amplifier and ground potential;
- a discharge transistor coupled between said input terminal and said ground potential, a gate terminal of said discharge transistor coupled to an apparatus input terminal;
- a plurality of resistors;
- a plurality of charging transistors, each transistor coupled in series with a resistor, each charging transistor and resistor pair coupled between said inverting amplifier input terminal and a voltage supply; and
- a plurality of gate units, each gate unit coupled between said apparatus input terminal and a gate terminal of a charging transistor, wherein each gate unit is responsive to one of said control signals for applying an input signal to a charging transistor gate terminal.
- 2. The apparatus of claim 1 wherein said gate unit is a p/n gate unit, control terminals of said gate unit having said control signal and a complement of said control signal applied thereto.
- 3. The programmable time delay apparatus of claim 1, further comprising:
- a counter unit coupled to an output terminal of said programmable time delay apparatus; and
- an inverting amplifier coupled to said output terminal of said programmable time delay apparatus and to said input terminal of said programmable time delay apparatus.
Parent Case Info
This application is a divisional of prior application No. 08/758,138, filed Nov. 25, 1996, now U.S. Pat. No. 5,841,707.
US Referenced Citations (4)
Divisions (1)
|
Number |
Date |
Country |
Parent |
758138 |
Nov 1996 |
|