Claims
- 1. An integrated circuit, comprising:a core logic area having a plurality of components therein; a first test circuit constructed to mimic a data path within said core logic area; a second test circuit constructed with a plurality of traces routed within said core logic area; a third test circuit constructed with a plurality of elements randomly placed within said core logic area; and a fourth test circuit constructed to mimic a data path within said core logic area, said fourth test circuit sharing a power source with at least one of said plurality of components within said core logic area.
- 2. The integrated circuit of claim 1 wherein said first test circuit is operable to produce a signal for determining at least one of an operating reference signal of said integrated circuit and a substrate coupling effect on said plurality of components.
- 3. The integrated circuit of claim 1 wherein said second test circuit is operable to produce a signal used for determining at least one of a cross-talk effect on said plurality of components and the accuracy of an interconnect capacitance extraction value.
- 4. The integrated circuit of claim 1 wherein said third test circuit is operable to produce a signal used to determine at least one of an effect of system noise on the operational speed of said plurality of components and a maximum degradation expected for a logic path within said integrated circuit.
- 5. The integrated circuit of claim 1 wherein said fourth test circuit is operable to produce a signal used to determine an effect of power supply noise on a signal propagation delay within said integrated circuit.
- 6. The integrated circuit of claim 1 wherein said first test circuit further comprises a plurality of elements connected by a plurality of traces, said plurality of traces being as short as possible.
- 7. The integrated circuit of claim 1 wherein the plurality of traces of said second test circuit are routed to test a specific component within said core logic area.
- 8. The integrated circuit of claim 1 wherein said first test circuit, said second test circuit, and said third test circuit receive power from an external power supply.
- 9. The integrated circuit of claim 1 wherein said integrated circuit includes a memory device.
Parent Case Info
The present invention is a divisional of pending U.S. application Ser. No. 10/016,183 entitled “Apparatus and Method for Determining Effect of On-Chip Noise on Signal Propagation” filed Oct. 30, 2001 and assigned to the same assignee as the present invention.
US Referenced Citations (19)