Claims
- 1. An apparatus for dynamically testing an integrated circuit, said integrated circuit having a core logic area with a plurality of components therein, the apparatus comprising:a first test circuit having a first plurality of elements connected by a first plurality of traces, said first plurality of elements and said first plurality of traces routed to mimic a data path within said integrated circuit; a second test circuit having a second plurality of elements connected by a second plurality of traces, said second plurality of traces being routed within said core logic area; a third test circuit having a third plurality of elements connected by a third plurality of traces, said third plurality of elements being randomly located within said core logic area; and a fourth test circuit having a fourth plurality of elements connected by a fourth plurality of traces, said fourth plurality of elements and said fourth plurality of traces routed to mimic data path within said integrated circuit.
- 2. The apparatus of claim 1 wherein said first test circuit is operable to produce a first signal used to determine at least one of an operating reference signal for said integrated circuit and a substrate coupling effect on said plurality of components.
- 3. The apparatus of claim 1 wherein the second test circuit is operable to produce a second signal used to determine at least one of a cross-talk effect on said plurality of components and the accuracy of an interconnect capacitance extraction value.
- 4. The apparatus of claim 1 wherein said third test circuit is operable to produce a third signal used to determine at least one of an effect of system noise on the operational speed of said plurality of components and a maximum degradation expected for a logic path within said core logic area.
- 5. The apparatus of claim 1 wherein the fourth test circuit is operable to produce a forth signal used to determine an effect of power supply noise on a signal propagation delay within said core logic area.
- 6. The apparatus of claim 1 wherein said first test circuit, said second test circuit, said third test circuit, and said fourth test circuit are ring oscillators.
- 7. The apparatus of claim 6 wherein said first plurality of elements, said second plurality of elements, said third plurality of elements, and said fourth plurality of elements include at least one of an inverter, a logic gate, and a divider.
- 8. The apparatus of claim 1 wherein said first test circuit, said second test circuit, and said third test circuit are powered by an external power supply.
- 9. The apparatus of claim 1 wherein the fourth test circuit shares a power supply with at least one of said plurality of components within said core logic area.
- 10. The apparatus of claim 1 wherein said first test circuit is located within a reserved area of said integrated circuit.
- 11. The apparatus of claim 1 wherein at least one of said second plurality of elements is located within a reserved area of said integrated circuit.
- 12. The apparatus of claim 1 wherein said fourth test circuit is located within a reserved area of said integrated circuit.
CROSS-REFERENCE TO RELATED APPLICATIONS
The present invention is a divisional of pending U.S. application Ser. No. 10/016,183 entitled “Apparatus and Method for Determining Effect of On-Chip Noise on Signal Propagation” filed Oct. 30, 2001 and assigned to the same assignee as the present invention.
US Referenced Citations (18)