Claims
- 1. A tester for testing fail cells in a semiconductor array having a plurality of cells arranged in rows and columns and having redundant rows and columns, and containing a best solution generator for redundancy repair, said tester comprising:
- a fail matrix, said matrix comprising a plurality of cells, smaller than the number of cells in the array, arranged in rows and columns, the number of rows in said fail matrix being equal to (the number of redundant rows in said array) times (the number of redundant columns in said array plus 1), and the number of columns in said fail matrix being equal to (the number of redundant columns in said array) times (the number of redundant rows in said array plus 1); and
- means for loading said fail matrix with information pertaining to failed cells as such failed cells are detected by the tester, said means for loading including a row enable circuit and a column enable circuit; wherein each of said enable circuits comprises:
- a counter connected to a comparator circuit which is also connected to a preset register;
- input means including AND means for receiving said failed information from the tester coupled to said counter and said fail matrix for counting unique fails and recording each of the unique fails in a respective selected matrix cell, and
- feedback means, coupled between said comparator and said AND means, for disabling said AND means and the counter to disable the other enable circuit when the count of said fails on any selected row or column in the array reaches the number preset in the register.
Parent Case Info
This is a continuation of application No. 07/400,860 filed Aug. 30, 1989 now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (23)
Number |
Date |
Country |
52-67227 |
Mar 1977 |
JPX |
55-28119 |
Feb 1980 |
JPX |
55-34380 |
Mar 1980 |
JPX |
55-113200 |
Sep 1980 |
JPX |
56-61100 |
May 1981 |
JPX |
56-73354 |
Jun 1981 |
JPX |
56-73355 |
Jun 1981 |
JPX |
56-84056 |
Jul 1981 |
JPX |
56-124200 |
Sep 1981 |
JPX |
56-130899 |
Oct 1981 |
JPX |
57-88600 |
Jun 1982 |
JPX |
57-130295 |
Aug 1982 |
JPX |
57-164500 |
Sep 1982 |
JPX |
57-164497 |
Oct 1982 |
JPX |
58-115698 |
Jul 1983 |
JPX |
58-207497 |
Nov 1984 |
JPX |
60-70375 |
Apr 1985 |
JPX |
60-167199 |
Aug 1985 |
JPX |
60-167200 |
Aug 1985 |
JPX |
61-68800 |
Apr 1986 |
JPX |
61-80070 |
Apr 1986 |
JPX |
61-199300 |
Sep 1986 |
JPX |
61-271700 |
Dec 1986 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Tarr, M., "Defect Analysis System Speeds Test and Repair of Redundant Memories", Electronics, Jan. 12, 1984, pp. 175-179. |
IBM Technical Disclosure Bulletin, vol. 29, No. 6, Nov. 1986, "Best Solution Generator For Redundancy", pp. 2756-2758. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
400860 |
Aug 1989 |
|