The invention relates generally to multi-chip non-volatile memory, and more particularly, to reducing peak power consumption during execution of a memory command issued to NAND flash memories of a multi-chip NAND flash memory device.
Non-volatile memory is memory that can continue to store data after power is no longer provided to the memory. “Flash memory,” called this because data can be erased from multiple memory cells simultaneously, is an example of non-volatile memory. A typical flash memory comprises an array of memory cells having the cells arranged in rows and columns of memory, The array is broken down into blocks of memory cells. Although each of the cells within a block can be electrically programmed to store data individually, data is erased twin the cells at the block level.
A common example of flash memory is NAND flash memory. The array of memory cells tot NAND flash memory devices are arranged such that as control gate of each memory cell of a row of the array is connected to a word line. However, each memory cell is not directly connected to a column bit line. Instead, the memory cells of the array are arranged together in strings (“NAND strings”), with the memory cells connected together in series, source to drain, between a source line and a column bit line. The NAND strings can have as many as 32 memory cells between the source line and the column bit line.
The memory array or NAND flash memory devices is then accessed by a row decoder activating as row of memory cells by selecting the word line connecting the control gates of the memory cells. In addition, the Word lines connected to the control gates of unselected memory cells of each string are driven so that the respective memory cell passes current in a manner that is unrestricted by their stored data values. Current then flows from the source line to the column bit line through each series connected string, restricted only by the selected memory cells of each string. This places the current-encoded data values of the row of selected memory cells on the column bit lines to be sensed and amplified before being output as data, as well known.
In an effort to provide greater memory density in a relatively small package, multiple NAND flash memories are packaged together as one device to provide a multi-chip NAND flash memory device. In some arrangements, the NAND flash memories share common circuits and busses so that from all outward appearances, the multiple NAND flash memories are controlled and operated as a single, larger capacity NAND flash memory device. As a result, memory commands issued to the multi-chip memory device may be executed b one or some of the NAND flash memories, while other memory commands issued to the multi-chip memory are executed by all of the NAND flash memories. The latter type of memory commands are often referred to as global memory commands, which cause common operation of all or a substantial number of the discrete NAND flash memories at one time.
An example of a global memory command is a reset command, which can be used to abort a command sequence in progress and put the individual NAND flash memories in a known condition. Thus, when a global reset command is issued to a multi-chip NAND flash memory device all of the individual NAND flash memories in the multi-chip memory respond by executing the reset command.
A result of issuing a global memory command to a multi-chip device is that there is a sudden increase M its power consumption JUL to multiple devices beginning execution on the memory command. For example, the global memory command may require that on-board charge pumps be activated and provide elevated voltages for carrying out the command. The sudden increase places a significant load on the power supply providing power to the multi-chip device, in cases where the power supply has insufficient capacity, the voltage and current may dip, affecting not only the performance of the multi-chip device, but other electrical devices that rely on the same power supply. In battery powered applications, sudden increases in power consumption are undesirable because of the power supply's limited availability to handle peak power demands as well as limited overall availability of power.
Therefore, there is a need for a system and method that mitigates the peak power demand that occurs in response to issuing a global command to a multi-chip device.
Certain details are set forth below to provide a sufficient understanding of the Invention. However, it will be clear to one skilled in the art that the invention may be practiced without these particular details. Moreover, the particular embodiments of the present invention described herein are provided by way of example and should not be used to limit the scope of the invention to these particular embodiments. In other instances, well-known circuits, control signals, timing protocols, and software operations have not been shown in detail in order to avoid unnecessarily obscuring the invention.
Command, data and address signals are provided to an I/O control 114 on device bus 116, which is multiplexed for receiving the various signals. Which of the various signals are being received is determined by control signals 118 provided to control logic 128. In response to control signals 118 indicating that command signals are being provided on the device bus 116 to the I/O control 114, the command signals are received by the I/O control 114 and the corresponding commands are latched by a command register 120. The latched command is provided to the control logic 128 via internal command bus 122, where commands are decoded and corresponding internal control signals are generated by the control logic 128 to perform the requested commands. In response to the control signals 118 indicating that address signals are being provided on the device bus 116 to the I/O control 114, the address signals are received and the corresponding addresses are latched in an address register 112. A status register 126 is used to latch status information provided to it over an internal status bus 127 from the control logic 128. The status information is generated by the control logic 128 in response to receiving a command requesting the status of an operation.
The control logic 128 is coupled to a transistor 132 to provide a ready/busy signal R/B# that can be used for indicating the completion of various memory operations. The signal is typically HIGH, and transitions to LOW after a command is written to the device. When the current memory operation is completed, the R/B# signal transitions hack to HIGH.
A timer 146 coupled to the control logic 128 can be used for timing a time delay. As will described in more detail below, the timer 146 can be used for staggering execution of a global memory command by the individual NAND flash memories of a multi-chip NAND flash memory to avoid having all of the NAND flash memories begin initiating the global memory command at one time. The timer 146 is conventional and can be implemented using well known circuits and designs. The control logic 128 is further coupled to multi-die enable (MDE) logic 150. The MDE logic receives an MDE signal that is used to identify the NAND flash memory 100 for multi-chip applications. For example, in a multi-chip application having two NAND flash memories, the input to the MOE logic ISO for one of the memory can be coupled to a supply voltage VCC and the input to the IDE logic 150 for the other memory can be coupled to ground VSS. Based on the signal applied to the MDE logic 150, the control logic 128 is provided with identification information for the NAND flash memory. Where a greater number of NAND flash memories are used, the MDE logic can be modified to receive more signals so that each of the memories can be uniquely identified, as known in the art.
Latches 148 coupled to the control logic 128 are used for storing various information regarding the state of the NAND flash memory 100. Each of the latches included in the latches 148 can be set by the control logic 128 to a first state or a second state. Based on the state of the latch, the control logic 128 can determine a mode of operation of the memory (e.g., set to the first state to indicate a first mode of operation and set to the second state to indicate a second mode of operation) or whether an event has occurred (e.g., set to the first state upon initial power-up of the memory 100 and set to a second state after the event has occurred). The latches 148 are conventional, and Call be designed and operated as well known to those ordinarily skilled in the art.
In operation, the memory at 102 can be accessed by providing a combination of control, command, and address signals. For example, to perform a read operation, a first combination of control signals 118 is provided to the control logic 128 to indicate that command signals are applied to the device bus 116. The control logic 128 generates internal control signals for the I/O control 114 to receive the command signals and for the corresponding command to be latched in the command register 128. The control logic 128 decodes the read command and begins to generate internal control signals kit accessing the memory array 102.
A second combination of control signals 118 is provided to the control logic 128 to indicate that address signals are applied to the device bus 116. The control logic generates internal control signals for the I/O control 114 to receive the address signals and for the corresponding addresses to be latched in the address register 112, The addresses are provided to a row decoder circuit 130 and as column decoder circuit 134 via an internal address bus 124 for decoding the addresses and accessing the memory locations corresponding to the latched addresses.
A page of memory cells having the memory locations to be accessed is read from the memory array 102 and stored in a data register 140. The data from the page of memory is transferred to a secondary (and optional) cache register 142 before being provided to the I/O control 114 on an internal data bus 144. The cache register can be used to temporarily store the page of data in order to free the data register 140 to store another page of data for a subsequent access operation of the memory array 102. The page of data is transferred to the I/O control 114 from the cache register 142. Based on the addresses, the appropriate data from the me of data is output on the device bus 116.
A write operation occurs in a similar manner except that following the second combination of control signals a third combination of control signals are provided to the control logic 128 indicating that data to be written to the memory locations corresponding to the addresses is being provided on the device bus 116. The data received by the I/O control 114 is provided on the internal data bus 144 to the cache register 142 for writing to the memory array 102.
Each of the NAND flash memories 202-208 are conventionally programmed or have the respective MDE logic 150 electrically connected to have unique identification information. In alternative embodiments, non-volatile chip identification latches included in the latches 148 are programmed with the identification information. As shown in
An external memory controller (not shown) provides combinations of control signals over the control bus 220, and command, address and data signals over the I/O bus 230 to perform various memory operations. The control bus 220 includes signal lines for providing various control signals to each device. Examples of control signals are CE#, CLE, ALE, WE#, RE#, and WP#, as known. In the embodiment shown in
In operation, control, command, address, and data signals are provided to all of the NAND flash memories 202-208 on the control and I/O busses 220, 230, However, only those memories that are activated by the respective CE# signal will receive and respond to the signals.
As previously discussed, as global memory command can be issued from the memory controller by activating all of the NAND flash memories 202-208 and providing the appropriate control and command signals on the control and I/O busses 220, 230. Conventionally, each of the NAND flash memories 202-208 begins executing the memory command simultaneously, which as also previously discussed, can place significant peak power demands on a power supply (not shown) coupled to the multi-Chip memory 200 This situation is particularly undesirable in applications where power is provided, by a battery or another limited source of power.
At step 302, each of the NAND flash memories 202-208 receives a global memory command. In response to receiving the global memory command, the NAND flash memories 202-208 perform the routine illustrated in
During the time the NAND flash memory 202 is executing the global memory command, the NAND flash memories 204-208 continue through the routine 300. At step 308, the query will be affirmative for only the NAND flash memory 204, while the remaining NAND flash memories 206-208 continue to step 314. The NAND flash memory 204 begins measuring as time delay tD using the timer 146. When the delay tD elapses, the NAND flash memory 204 executes the global memory command at step 312. At the completion of the global memory command, the NAND flash memory 204 exits from the routine 300. During the time delay tD, the remaining NAND flash memories 206-208 continue through the routine 300 to determine how much time delay to wait before executing the global memory command.
For the second to the last NAND flash memory 206, the query at step 314 is affirmative, and the memory 206 begins waiting a time delay of tD×(N−1) before executing the global memory command. The last NAND flash memory 208, by default begins waiting as time delay of tD×N before executing the global memory command.
In the embodiment illustrated in
The respective delay times at which the NAND flash memories 202-208 begin executing the global, memory command can be selected to provide overlapping execution of the global memory command or provide sequential non-overlapping execution of the global memory command. For example, where the global memory command takes 30 us to complete, and overlapping execution is desired, the NAND flash memories 202-208 can be staggered to begin executing the global memory command every 15 us so that the global memory command is being concurrently executed by two NAND flash memories, or as will described in more detail below, two groups of NAND flash memories, at any one time. Another example for over hipping execution of the global memory command is to stagger execution by 10 us so that three NAND flash memories or groups of memories are executing the global memory command at any one time.
In the case where sequential non-overlapping execution is desired, execution by the NAND flash memories 202-208 or groups of memories can be staggered to begin at 30 us or greater. In this manner, no more than one NAND flash memories is executing the global memory command at any one time.
In embodiments of the present invention, the time delay between when succeeding NAND flash memories or groups of NAND flash memories begin executing the global memory command can be the same or different. For example, in the process 300 illustrated in
Although the global memory command in the process 300 is initiated by each NAND flash memory 202-208 after waiting, a respective time delay, in other embodiments of the present invention, groups of the NAND flash memories 202-208 can begin executing the global memory command at the same time. For example, both the NAND flash memories 202 and 204 can begin executing the global memory command at a first time, then another pair of the remaining NAND flash memories can begin executing the global memory command at a second time after the first time. The process continues with pairs of NAND flash memories beginning execution of the global command at increasingly later times until the last two NAND flash memories 206 and 208 execute the global memory command.
In the reset command 400, a bad block tagging routine is performed by the NAND flash memories 202-208 if the reset command is the first reset after the memory is powered-up and the bad block tagging routine for the respective NAND flash memory has not yet been performed. The bad block tagging routine is performed to disable access to blocks of memory in the memory array 102 that are defective, or that include defective memory cells. Bad block tagging routines now known or later developed can be used for step 406 (
As known, NAND flash memory is designed to serve as a low cost solid state mass storage medium. As a result, standard specifications for NAND flash memory allow a manufacturer to sell NAND flash devices having a percentage of non-functional blocks of memory, or “initial bad blocks” of memory. Allowing for bad blocks of memory increases the effective yield of marketable devices, thereby lowering costs. The bad blocks do not affect the performance of good blocks of memory because each block is independently accessible. As a result of allowing for the presence of bad blocks of memory, the initial had blocks need to be identified and disabled before use of the memory.
Generally the process of identifying initial bad blocks occurs during testing by the manufacturer. A conventional manner of marking the had blocks is to program non-FF data at specific locations within each had block. Another technique for marking had blocks is programming initial had block, information into specific circuits designed to store this information or into memory location in the memory array 102. Upon use by a user, a had block tagging routine is performed by the control logic 128 where all blocks identified by the non-FF data or bad block information are disabled from access.
The first idle reset command 400 will be described with reference to the NAND flash memory 202. Execution of the first idle reset command 400 is the same in the other NAND flash memories 204-208, and consequently, the following description for the NAND flash memory 202 can be applied to those memories.
Assuming that a reset command (FFh) is issued to all of the NAND flash memories 202-208 at step 302, the NAND flash memory 202 begins executing the reset command at step 306 (
At step 404, the control logic 128 checks a had block tagging latch also included with the latches 148 to determine whether a bad block tagging flag sbblkflag is set (i.e., sbblkflag×1). A set sbblkflag is indicative of the had block tagging routine having been performed. Upon power-up of the memory, the sbblkflag is reset to zero. In the present example, where it is assumed that the global reset command is the first one issued following power-up, the sbblkflag is not set, and consequently, the NAND flash memory 202 executes a bad block tagging routine at step 406. As previously discussed, a conventional bad block, tagging routine known in the art can be performed at step 406. After the bad block tagging routine has been initiated, the sbblkflag (i.e., the bad block tagging latch) is set to one to indicate that the routine has already been performed. At step 410, the NAND flash memory 202 is reset to clear the command register 120 and place the NAND flash memory 202 into a known condition.
As previously discussed, the first idle reset command 400 is performed by all of the NAND flash memories 202-208 in response to issuing the command globally at step 302. The process 300, previously described, with reference to
From the foregoing it will be appreciated that although specific embodiments of the invention have been described herein for purposes of illustration, various modifications may be made without deviating, from the spirit and scope of the invention. Accordingly, the invention is not limited except as by the appended claims.
This application is a divisional of U.S. patent application Ser. No. 12/716,847, filed Mar. 3 2010, U.S. Pat. No. 8,432,738 issued Apr. 30, 2013, which is a continuation of U.S. patent application Ser. No. 11/436,864, filed May 17, 2006, U.S. Pat. No. 7,701,764 issued Apr. 20, 2010. These applications and patents are incorporated by reference herein.
Number | Name | Date | Kind |
---|---|---|---|
4016542 | Azure | Apr 1977 | A |
4030072 | Bjornsson | Jun 1977 | A |
4367531 | Furuhashi et al. | Jan 1983 | A |
4527250 | Galdun et al. | Jul 1985 | A |
4949308 | Araki et al. | Aug 1990 | A |
5262996 | Shiue | Nov 1993 | A |
5341494 | Thayer et al. | Aug 1994 | A |
5430859 | Norman et al. | Jul 1995 | A |
5838915 | Klausmeier et al. | Nov 1998 | A |
6134149 | Lin | Oct 2000 | A |
6173432 | Harrison | Jan 2001 | B1 |
6240040 | Akaogi et al. | May 2001 | B1 |
6275895 | Tabo | Aug 2001 | B1 |
6288940 | Kawamura | Sep 2001 | B1 |
6614685 | Wong | Sep 2003 | B2 |
6661721 | Lehmann et al. | Dec 2003 | B2 |
6883061 | Seo et al. | Apr 2005 | B2 |
7116603 | Kanda et al. | Oct 2006 | B2 |
7701764 | Nguyen | Apr 2010 | B2 |
8432738 | Nguyen | Apr 2013 | B2 |
20010024135 | Harrison | Sep 2001 | A1 |
20030093702 | Luo et al. | May 2003 | A1 |
20030142571 | Kanda et al. | Jul 2003 | A1 |
20030198100 | Matsushita et al. | Oct 2003 | A1 |
20040148482 | Grundy et al. | Jul 2004 | A1 |
20050007835 | Lee et al. | Jan 2005 | A1 |
20050082579 | Horii et al. | Apr 2005 | A1 |
20050149780 | Avraham | Jul 2005 | A1 |
20070011518 | Ung et al. | Jan 2007 | A1 |
20070260841 | Hampel et al. | Nov 2007 | A1 |
20070279988 | Nguyen | Dec 2007 | A1 |
20100157683 | Nguyen | Jun 2010 | A1 |
Number | Date | Country |
---|---|---|
2003-233994 | Aug 2003 | JP |
2004-288267 | Oct 2004 | JP |
10-0475433 | Mar 2005 | KR |
Entry |
---|
EP Extended European Search Report dated Jul. 13, 2009 for EP Application No. 07760564.0. |
EP Office Action dated Oct. 30, 2009 for EP Application No. 07760564.0. |
KR Office Action dated Jun. 30, 2010 for KR Application No. 10-2008-7030242. |
Office Action dated Mar. 27, 2012 for Japanese Patent Application No. 2009-511133, Mar. 27, 2012, 1-4. |
“Second Office Action for Chinese Patent Application No. 200780021411.7”, Feb. 29, 2012, 1. |
First Office Action dated Jul. 26, 2011, 2011 for China Application No. 200780021411.7. |
International Search Report and Written Opinion dated Jun. 5, 2008 for PCT Application No. PCT/US2007/66531. |
Office Action dated Aug. 30, 2011 for Japanese Application No. 2009-511133. |
EP Second Examination Report for Appl No. 07760564.0, dated Sep. 25, 2013. |
Number | Date | Country | |
---|---|---|---|
20130308388 A1 | Nov 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12716847 | Mar 2010 | US |
Child | 13874208 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11436864 | May 2006 | US |
Child | 12716847 | US |