Claims
- 1. An apparatus for preventing false loading of information into a temporary storage device operative during page mode programming of a memory cell array, wherein said temporary storage device is operatively connected to a bit line connected to a plurality of memory cells, including:
- a first transistor and a second transistor, said first transistor having a drain connected to said bit line and a source connected to a drain of said second transistor, a source of said second transistor connected to a source of voltage to which said bit line is to be discharged, said first transistor having a gate connected to a signal which renders said first transistor conductive during a page mode programming loading sequence for said memory array and said second transistor having a gate connected to a signal which renders said second transistor conductive when no memory cell associated with said bit line has been selected for programming.
Parent Case Info
This is a continuation of co-pending application(s) Ser. No. 269,197 filed on Nov. 9, 1988, now abandoned which is a continuation of Ser. No. 868,114, filed May 27, 1986, now U.S. Pat. No. 4,785,424.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0134390 |
Oct 1981 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Mehrotra, "A 64Kb CMOS EEPROM with On-Chip ECC", IEEE ISSCC, Feb. 23, 1984, pp. 142-143, 328. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
269197 |
Nov 1988 |
|
Parent |
868114 |
May 1986 |
|