Claims
- 1. A method of generating memory control signals comprising the steps of:
- generating a sequence of gray code values;
- generating an operation type signal;
- selectively controlling the duration of assertion of each of said gray code values;
- transmitting said gray code values and said operation type signal;
- receiving said sequence of gray codes and said operation type signal by gate array circuitry and generating in response a first selected one of a timed sequence of operation type signals; and
- receiving said sequence of gray codes and said operation type signal by programmable array logic and generating in response a second selected one of said timed sequence of operation type signals.
- 2. The method of claim 1 wherein said step of selectively controlling comprises the substeps of:
- holding a preselected initial counter value in storage;
- incrementing the initial counter value received from storage using a counter with each period of a received clock signal; and
- generating a new gray code value when the counter increments to a preselected new value.
- 3. The method of claim 1 wherein the operation type signals comprise dynamic random access memory control signals.
- 4. A method for reducing the number of signals being passed through a connector coupling first and second circuits, the first and second circuits disposed on first and second boards, respectively, said method comprising the steps of:
- generating a timed sequence of gray code states with said first circuit;
- generating a memory control signal with said first circuit;
- receiving said sequence of gray codes and said memory control signal by said second circuit and generating, in response, a first selected one of a timed sequence of memory control signals; and
- receiving said sequence of gray codes and said memory control signal by said second circuit and generating, in response, a second selected one of said timed sequence of memory control signals.
- 5. The method of claim 4 wherein said step of generating a timed sequence of gray codes comprises the steps of:
- storing a preselected initial counter value;
- incrementing the initial counter value received from storage using a counter to generate a sequence of new counter values; and
- providing a next gray code value in the sequence in response to a selected one of the sequence of new counter values.
CROSS REFERENCE TO RELATED APPLICATION(S)
This is a continuation of application Ser. No. 08/161,937 filed on Dec. 8, 1993 which has issued on May 13, 1997 as U.S. Pat. No. 5,630,086.
US Referenced Citations (9)
Continuations (1)
|
Number |
Date |
Country |
Parent |
161937 |
Dec 1993 |
|