In typical memory systems, a memory controller may interface with a plurality of memories, and in this manner, the memory controller may provide write data to and receive read data from each of the memories in response to respective memory commands. However, due to differences in sensitivity for each of the memories to variations in process, voltage, and/or temperature, and also due to changing operating conditions (e.g., changing voltage and/or temperature) for each of the memories during operation, increasing the operating speeds of such systems to improve performance has proven problematic. For example, because the response to process, voltage, and/or temperature variation may be different, and the operating conditions for each memory of a memory system may change dynamically, memory performance may vary over a relatively large range. While a variety of approaches have been implemented in memory systems to compensate for different sensitivities to process, voltage, and/or temperature variation, as well as for changing operating conditions, improved approaches may still yet be desired.
Apparatuses and methods for providing strobe signals to memories are described herein. Certain details are set forth below to provide a sufficient understanding of embodiments of the invention. However, it will be clear to one skilled in the art that embodiments of the invention may be practiced without these particular details. Moreover, the particular embodiments of the present invention described herein are provided by way of example and should not be used to limit the scope of the invention to these particular embodiments. In other instances, well-known circuits, control signals, timing protocols, and software operations have not been shown in detail in order to avoid unnecessarily obscuring the invention.
The memory controller 102 may be included in memory control logic (not shown in
The memory controller 102 may be coupled to each of the memories 104 by a bus 110. The bus 110 may comprise a bidirectional bus and the memory controller 102 may be configured to provide data (e.g., write data) to and receive data (e.g., read data) from each of the memories 104 over the bus 110. The bus 110 may have any width, including 8-bits, 32-bits, 64-bits, or another bit-width.
The memory controller 102 may further be coupled to each of the memories 104 by a respective bus 120. The memory controller 102 may be configured to provide a timing strobe signal to a particular memory 104 over a respective bus 120 related to a memory operation. In some examples, providing a timing strobe signal may allow the memory controller 102 to control the manner in which data is provided to and/or received from each memory 104. By way of example, in at least one embodiment, a timing strobe signal may comprise a periodic signal (e.g., clock signal) and a memory 104 may provide data to the memory controller 102 responsive to the timing strobe signal. A memory 104 may, for instance, provide data over the bus 110 for a read operation responsive to each rising edge, falling edge, or combination thereof, of the timing strobe signal. In another example, the memory controller 102 may provide a timing strobe signal to cause data provided over the bus 110 to be received by the memory 104, such as for a write operation, responsive to each rising edge, falling edge, or combination thereof, of the timing strobe signal.
The memory controller 102 may further be coupled to each of the memories 104 by a bus 130. Each of the memories 104 may be configured to provide return strobe signals to the memory controller 102 over the bus 130. In some instances, a return strobe signal may control the manner in which the memory controller 102 receives read data provided over the bus 110 from one or more of the memories 104. By way of example, in at least one embodiment, a return strobe signal may comprise a periodic signal and the memory controller 102 may capture data on the bus 110 responsive to a return strobe signal. The memory controller 102 may, for instance, capture data from the bus 110 responsive to each rising edge, falling edge, or combination thereof, of the return strobe signal. In some examples, a return strobe signal may be based, at least in part, on a timing strobe signal.
In some examples, each of the memories 104 may be arranged in a stack configuration, with the memories 104 stacked on one another. Accordingly one or more of the busses 110, 120, and 130 may include one or more through-silicon-vias (TSVs). In some examples, one or more of the busses 110, 120, and 130 may comprise bond wires or other conductors. In some embodiments, the memories 104 are stacked on a memory controller 102, and are coupled by busses 110, 120, and 130, one or more of which may be a TSV.
In an example read operation of the apparatus 100, the memory controller 102 may provide (e.g., generate) a timing strobe signal to a memory 104 associated with the read operation. Responsive to the timing strobe signal, the memory 104 may access data stored in the array of the memory 104 and provide the data as read data on the bus 110. The memory 104 may further provide a return strobe signal on the bus 130. As described, the return strobe signal may be based, at least in part, on the timing strobe signal. In some embodiments, the memory 104 may receive the timing strobe signal and the timing strobe signal may be used by the memory (e.g., to clock memory circuits) to provide read data from the memory 104. The timing strobe signal may further be used by the memory 104 to provide the return strobe signal. The memory controller 102 may capture the read data responsive to the return strobe signal. The read data may then be provided to an external device (not shown in
In an example write operation of the apparatus 100, the memory controller 102 may provide a timing strobe signal to a memory 104 associated with the write operation. Write data for the write operation may be provided to the memory 104 associated with the write operation. In response to the strobe signal, the memory 104 may capture the write data according to the timing strobe signal and store the write data in the array of the memory 104. In some examples, the memory 104 may not provide a return strobe signal on the bus 130 responsive to storing the write data. In other examples, the memory 104 may provide a return strobe signal on the bus 130, for example, to indicate whether the write data was successfully stored.
In some examples, the memory controller 102 may be configured to delay timing strobe signals provided in association with read operations and write operations. Timing strobe signals provided in association with read operations (read timing strobe signals) may be provided during and/or after read operations, and timing strobe signals provided in associated with write operations (write timing strobe signals) may be provided during and/or after write operations. Each of the timing strike signals may be delayed by a respective delay, which may allow for separately changing the timing of memory operation for each memory 104. In this manner, the memory controller 102 may delay respective timing strobe signals to compensate for the different sensitivities to process, voltage, and temperature (PVT) variations of each memory 104. The memory controller 102 may further compensate for different operating conditions of each memory 104. For example, as described, the memories 104 may be arranged in a stack, and as a result, the temperature of each memory 104 may vary during operation based on the position of the memory in the stack. The timing of memory operations of each of the memories 104 may be changed, for example, so that read data for a read operation is provided by each of the memories 104 to the memory controller 102 at about the same time, relative to one another. Delays for the timing strobe signals provided in association with read operations may differ from delays for the timing strobe signals provided in association with write operations.
By way of example, and as will be explained in more detail below, the memory controller 102 may compare each return strobe signal to the clock signal VLT to determine the relative timing of memory operations for each memory 104. Each memory 104 may take a different time to perform a memory operation, which as previously discussed, may be due different sensitivities to process, voltage, and/or temperature (PVT) variations, as well as being subject to different voltage and/or temperature operating conditions. The memory controller 102 may accordingly adjust (e.g., delay) the time at which timing strobe signals are provided to each memory 104 to compensate for the changes. In examples where the memories 104 do not provide a return strobe signal in association with write operations, the memory controller 102 may adjust the time at which write timing strobe signals are provided to each memory 104 in association with write operations based, at least in part, on adjustments made to read timing strobe signals for read operations. For example, for a respective memory 104, the write timing strobe signal provided in association with write operations may be delayed less than the read timing strobe signal is delayed in association with read operations. In at least one embodiment, for each memory 104, timing strobe signals provided in association with write operations may be delayed half the delay applied to timing strobe signals provided in association with read operations.
The phase detector 215 may be configured to receive the input clock signal VLT and further may receive return strobe signals over the bus 130. The phase detector 215 may be configured to compare the input clock signal VLT and each return strobe signal to determine a respective phase difference relative to the input clock signal VLT. Based on the phase differences, the phase detector 215 may provide control signals UP and DOWN. As will be described, the UP and DOWN control signals may be used to adjust respective delays of timing strobe signals provided by the memory controller 200. For example, assertion of the UP control signal may indicate that a delay is to be increased and the DOWN control signal may indicate that a delay is to be decreased. Adjusting the delays in this manner may adjust the respective phase differences of the input clock signal VLT and return strobe signals of a memory 104.
The control logic 225 may be coupled to the phase detector and may be configured to receive the UP and DOWN control signals, and provide control signals READ DELAY and WRITE DELAY to control the respective delays for the timing strobe signals. In particular, the READ DELAY control signal may be provided to control the delay timing strobe signals associated with read operations and the WRITE DELAY control signal may be provided to control a delay for timing strobe signals associated with write operations. The control logic 225 may be configured to track which memory 104 is being accessed during a respective read operation or write operation to which a timing strobe signal is provided and from which the return strobe signal is provided to the phase detector 215, and adjust delays of timing strike signals for the memory associated with the return strobe signal responsive to the UP and DOWN control signals. In this manner, the control logic 225 may individually adjust delays of timing strobe signals for each memory 104 based, at least in part, on the UP and DOWN control signals provided by the phase detector 215.
The data input circuit 244 and the data output circuit 246 may be configured to receive data from and provide data to the bus 110, respectively, as described above, for example, in response to memory operations. The return strobe delay circuit 242 may be configured to receive and delay return strobe signals provided over the bus 130. As described with respect to the memory controller 102 of
Each of the plurality of strobe and clock logic circuits 250 may correspond to a respective memory, such as a memory 104 of
Clock gates 254 and 256 may include a buffer, inverter, and/or any other logic gate, and may be configured to receive and/or buffer the clock signal VLT. The clock gates 254 and 256 may be configured to control the provision of the input clock signal VLT to the read clock delay circuit 262 and the write dock delay circuit 264, respectively. The read clock delay circuit 262 may be configured to receive the input clock signal VLT from the dock gate 254 and further may receive the READ DELAY control signal from the control logic 225. The read dock delay circuit 262 may delay the input clock signal VLT based on a delay indicated by the READ DELAY control signal. Similarly, the write clock delay circuit 264 may be configured to receive the input clock signal VLT from the clock gate 256 and further may receive a WRITE DELAY control signal from the control logic 225. The write clock delay circuit 262 may delay the input clock signal based on a delay indicated by the WRITE DELAY control signal. In some examples, the delay indicated by the WRITE DELAY control signal may be different than the delay indicated by the READ DELAY control signal. For example, the delay indicated by the WRITE DELAY control signal may be less than the delay indicated by the READ DELAY control signal, such as half of the delay.
The read strobe generator circuit 266 may be configured to provide logic high and logic low signals to the multiplexer 270. Based, at least in part, on the delayed input clock signal VLT provided by the read clock delay circuit 262, the multiplexer 270 may selectively provide the logic high signal or the logic low signal to provide as timing strobe signal for a read operation. Similarly, the write strobe generator circuit 268 may be configured to provide logic high and logic low signals to the multiplexer 272. Based, at least in part, on the delayed input clock signal VLT provided by the write clock delay circuit 264, the multiplexer 272 may providing either the logic high signal or the logic low signals to provide a timing strobe signal for a write operation. In some examples, the read strobe generator circuit 266 and the write strobe generator circuit 268 may be configured to provide the logic high and logic low signals when needed for read and write operations, respectively. In this manner, logic high and logic low signals may be provided only as needed such that power may be conserved during operation. Additionally or alternatively, in some examples, one or more other elements of the plurality of strobe and clock logic circuits 250 may provide signals only when needed for respective operations.
Timing strobe signals provided by either of the multiplexers 270, 272 may be provided to the OR-gate 274 and subsequently to the transmission gate 276 which may in turn provide timing strobe signals to the bus 120. In some examples, the transmission gate 276 may be configured to provide each timing strobe signal to the bus 120 responsive to a control signal (not shown) provided by control logic, such as the control logic 225.
In an example read operation, the control logic 225 may determine which memory 104 is to be accessed. In response, the clock gate 254 of the strobe and clock logic circuit 250 associated with the memory being accessed may provide the input clock signal VLT to the read clock delay circuit 262. The read strobe generator circuit 266 may provide logic high and logic low signals to the multiplexer 270. In response to the delayed input clock signal, the multiplexer 270 may selectively provide the logic high and logic low signals to provide a timing strobe signal. As described, the timing strobe signal may comprise a periodic signal. The timing strobe signal may be provided to the OR-gate 274 and to the transmission gate 276 and provided over a respective bus 120 to the memory 104 to be accessed. The memory 104 may receive the timing strobe signal over the bus 120 and may access data responsive to the timing strobe signal. The timing strobe signal further may be used by the memory 104 to provide a return strobe signal with the accessed data. The return strobe signal and the accessed data may be provided to the memory controller 102 over the busses 130 and 110, respectively. In some examples, the data and the return strobe signal may be edge aligned.
The return strobe delay circuit 242 may receive and delay the return strobe signal to provide a delayed return strobe signal. The return strobe delay circuit 242 may delay the return strobe signal, for example, by as quarter clock cycle of the input clock signal VLT, or in some embodiments, may delay the return strobe signal by any other amount. The data input circuit 244 may receive the data from the memory 104 and the delayed return strobe signal and may capture the data responsive to the delayed return strobe signal. As described, delaying the return strobe signal in this manner may cause the data input circuit 244 to capture data responsive to a center aligned data strobe signal.
The phase detector 215 may receive the return strobe signal and the input clock signal VLT, and may compare the return strobe signal and the input clock signal VLT to determine a phase difference between the input clock signal VLT and the return strobe signal. Based on the phase difference, the phase detector 215 may provide an UP control signal or DOWN control signal to adjust the delay of timing strobe signals for the memory 104 associated with the read operation. By way of example, if the return strobe signal is leading the input clock signal VLT by more than a threshold (e.g., 45 degrees), the phase detector 215 may provide an UP control signal to increase the delay of timing strobe signals, and if the return strobe signal is lagging the input clock signal VLT by more than a threshold, the phase detector 215 may provide a DOWN control signal to decrease the delay of timing strobe signals. The control logic 225 may receive the UP and DOWN control signals provided by the phase detector 215 and adjust the delays of timing strobe signals accordingly. The control logic 225 may, for instance, adjust the respective delays of the read clock delay 262 and the write clock delay 264 for the timing strobe signals provided in read and write operations. For example, in response to an UP control signal or a DOWN control signal, the control logic 225 may adjust the delay of the read clock delay circuit 262 provided in association with read operations by a first amount and may adjust the delay of the write clock delay circuit 264 provided in association with write operations by a second amount. In some examples, adjustments to the delay of the read clock delay circuit 262 and/or the write clock delay circuit 264 may range from no delay to the width of a full data eye.
In this manner, delays for timing strobe signals associated with both read and write operations may be adjusted. In some examples, delays may be adjusted for each memory 104 individually such that the phase difference of the input clock signal VLT and return strobe signals provided by each memory 104 is substantially the same. The timing strobe signals are provided to the respective memories 104 with a timing that results in the return strobe signals (as well as any accessed data) being provided to the memory controller 200 at substantially the same time. As a result, the timing of each memory 104 can be adjusted to compensate for the specific sensitivities and operating conditions of each particular memory 104 so that accessed data is nonetheless provided to the memory controller 200 substantially aligned. In some examples, delays may be adjusted during an initialization procedure and/or may be adjusted during operation.
In an example write operation, the control logic 225 may determine which memory 104 is to be accessed. In response, the clock gate 256 of the strobe and clock logic circuit 250 associated with the memory being accessed may provide the input clock signal VLT to the write clock delay circuit 264. The delay provided by the write clock delay 264 is indicated by the WRITE DELAY control signal. As previously discussed, the delay indicated by the WRITE DELAY control signal may be different than the delay indicated by the READ DELAY signal. The write strobe generator 268 may provide logic high and logic low signals to the multiplexer 272. In response to the delayed input clock signal, the multiplexer 272 may selectively provide the logic high and logic low signals to provide a timing strobe signal. The timing strobe signal may be provided to the OR-gate 274 and to the transmission gate 276 and provided over a respective bus 120 to the memory 104 associated with the write operation. The memory controller 102 may further provide data to the memory 104 from the data output circuit 246 and over the bus 110. In some examples the memory controller 102 may be configured to provide the write data prior to providing the timing strobe signal such that the timing strobe signal may be center aligned with the data. In this manner, the memory 104 may capture and store the write data responsive to a center aligned strobe signal.
While READ DELAY control signals and WRITE DELAY control signals are shown in
The offset delay line 302 may be configured to receive and delay a return strobe signal RTNS and the offset delay line 304 may be configured to receive and delay the clock signal VLT. Each delay line 302, 304 may be configured to delay a respective signal based on a control signal OFFSET. For example, the control signal OFFSET may indicate a delay amount for each delay line 302, 304 such that the return strobe signal RTNS and the clock signal VLT may be delayed a particular amount relative to one another. The delay of the offset delay line 302 and the delay of the offset delay line 304 may be adjusted to adjust the relative delay between the return strobe signal RTNS and the clock signal VLT. In at least one embodiment, each of the delay lines 302, 304 may include a plurality of delay elements, each of which may selectively be enabled based, at least in part, on the control signal OFFSET. The control signal OFFSET may be provided by an external device, such as a controller (not shown). The control signal OFFSET may include signals to individually and separately adjust the delay of the offset delay line 302 and the delay of the offset delay line 304. Adjusting the delays of the offset delay lines 302 and 304 may provide flexibility in adjusting the phase relationship between the delayed RTNS signal and the delayed VLT signal.
The offset delay line 302 may delay the return strobe signal RTNS to provide an offset strobe signal, which may be provided to the D inputs of the flip-flops 308, 310. The offset delay line 304 may delay the clock signal VLT to provide an offset clock signal, which may be provided to the sensitivity delay line 306 and a clock input of the flip-flop 308.
The sensitivity delay line 306 may be configured to receive the offset clock signal and delay the offset clock signal based on a control signal SNSTVY. The sensitivity delay line 306 may be configured to delay the offset clock signal to provide a delayed clock signal to the clock input of the flip-flop 310. Based on respective clock signals received from the offset delay line 304 and sensitivity delay line 306, and the offset strobe signal received from the offset delay line 302, each of the flip-flops 308, 310 may provide an output signal to the count logic circuit 312. The logic levels (e.g., high or low logic levels) of the signals provided by the flip-flops 308, 310 may represent the phase relationship between the offset return strobe signal and the offset input clock signal from the offset delay fines 302 and 304, for example, whether one offset signal is leading, lagging, or suitably in-phase with the other offset signal. Based on the logic levels of the output signals received from the flip-flops 308, 310, the count logic circuit 312 may provide respective control signals UP and DOWN. As described, the control signals UP and DOWN may be provided to control logic to adjust the delays of timing strobe signals provided to a memory 104.
In an example operation of the phase detector 300, the offset delay line 302 may delay the return strobe signal RTNS based on the control signal OFFSET to provide an offset return strobe signal, and the offset delay line 304 may delay the input clock signal VLT based on the control signal OFFSET to provide an offset input clock signal. In this manner, a desired phase difference of the input clock signal VLT and the return strobe signal may be achieved based on a phase difference specified by the control signal OFFSET. The sensitivity delay line 306 may delay the offset input clock signal based on the control signal SNSTVY to provide a delayed clock signal. The sensitivity delay line 306 may be used to provide control over the range for acceptable phase difference of the phase detector 300. For example, in at least one embodiment, the greater the delay applied by the sensitivity delay line 306, the larger the range of acceptable phase difference before the phase detector 300 provides an UP control signal or DOWN control signal.
The flip-flops 308, 310 may receive the offset return strobe signal at their respective D inputs and provide the offset return strobe signal responsive to the offset input clock signal and delayed input clock signal, respectively. The count logic circuit 312 may receive the return strobe signals from each of the flip-flops 308, 310, and provide one or more control signals UP or one or more control signals DOWN based on the return strobe signals. For example, based on the return strobe signals provided by the flip-flops 308, 310, the count logic circuit 312 may determine the phase difference of the input clock signal VLT and return strobe signal RTNS, and may provide the UP and DOWN control signals to adjust delays of timing strobe signals to maintain the phase difference of the input clock signal VLT and return strobe signal RTNS within an acceptable range, as specified by the control signal SNSTVY, of phase difference, as specified by the control signal OFFSET.
From the foregoing it will be appreciated that, although specific embodiments of the invention have been described herein for purposes of illustration, various modifications may be made without deviating from the spirit and scope of the invention. Accordingly, the invention is not limited except as by the appended claims.
This application is a continuation of U.S. patent application Ser. No. 14/015,599, filed Aug. 30, 2013, U.S. Pat. No. 9,171,597 issued on Oct. 27, 2015. This application and patent are incorporated by reference herein in their entirety and for all purposes.
Number | Name | Date | Kind |
---|---|---|---|
5179303 | Searles et al. | Jan 1993 | A |
5263032 | Porter et al. | Nov 1993 | A |
5748914 | Barth et al. | May 1998 | A |
5774475 | Qureshi | Jun 1998 | A |
5960008 | Osawa et al. | Sep 1999 | A |
5982684 | Schwartzlow et al. | Nov 1999 | A |
6052329 | Nishino et al. | Apr 2000 | A |
6122688 | Barth et al. | Sep 2000 | A |
6177807 | Bertin et al. | Jan 2001 | B1 |
6181616 | Byrd | Jan 2001 | B1 |
6247138 | Tamura et al. | Jun 2001 | B1 |
6285211 | Sample | Sep 2001 | B1 |
6329859 | Wu | Dec 2001 | B1 |
6363017 | Polney | Mar 2002 | B2 |
6369627 | Tomita | Apr 2002 | B1 |
6380783 | Chao et al. | Apr 2002 | B1 |
6401213 | Jeddeloh | Jun 2002 | B1 |
6418068 | Raynham | Jul 2002 | B1 |
6519194 | Tsujino et al. | Feb 2003 | B2 |
6570425 | Yamaguchi | May 2003 | B2 |
6574626 | Regelman et al. | Jun 2003 | B1 |
6650157 | Amick et al. | Nov 2003 | B2 |
6658523 | Janzen et al. | Dec 2003 | B2 |
6839260 | Ishii | Jan 2005 | B2 |
6882304 | Winter et al. | Apr 2005 | B2 |
6889334 | Magro et al. | May 2005 | B1 |
6907555 | Nomura et al. | Jun 2005 | B1 |
7058865 | Mori et al. | Jun 2006 | B2 |
7107424 | Avakian et al. | Sep 2006 | B1 |
7135905 | Teo et al. | Nov 2006 | B2 |
7149134 | Streif et al. | Dec 2006 | B2 |
7168005 | Adams et al. | Jan 2007 | B2 |
7171596 | Boehler | Jan 2007 | B2 |
7184916 | Resnick et al. | Feb 2007 | B2 |
7197101 | Glenn et al. | Mar 2007 | B2 |
7203259 | Glenn et al. | Apr 2007 | B2 |
7205811 | Freyman et al. | Apr 2007 | B2 |
7243469 | Miller et al. | Jul 2007 | B2 |
7269094 | Lin | Sep 2007 | B2 |
7323917 | Cho et al. | Jan 2008 | B2 |
7389375 | Gower et al. | Jun 2008 | B2 |
7423469 | Pickering et al. | Sep 2008 | B2 |
7464241 | Pete | Dec 2008 | B2 |
7466179 | Huang et al. | Dec 2008 | B2 |
7489743 | Koh et al. | Feb 2009 | B2 |
7567476 | Ishikawa | Jul 2009 | B2 |
7697369 | Koshizuka | Apr 2010 | B2 |
7710144 | Dreps et al. | May 2010 | B2 |
7764564 | Saito et al. | Jul 2010 | B2 |
7772907 | Kim et al. | Aug 2010 | B2 |
7853836 | Takada | Dec 2010 | B2 |
7855931 | LaBerge et al. | Dec 2010 | B2 |
7979757 | Jeddeloh | Jul 2011 | B2 |
8010866 | LaBerge | Aug 2011 | B2 |
8127204 | Hargan | Feb 2012 | B2 |
8134876 | Choi | Mar 2012 | B2 |
8248138 | Liu | Aug 2012 | B2 |
8289760 | Jeddeloh | Oct 2012 | B2 |
8315347 | Canagasaby et al. | Nov 2012 | B2 |
8356138 | Kulkarni et al. | Jan 2013 | B1 |
8400808 | King | Mar 2013 | B2 |
8570881 | Talbot et al. | Oct 2013 | B2 |
9146811 | LaBerge et al. | Sep 2015 | B2 |
9171597 | Eckel | Oct 2015 | B2 |
20010033030 | Leedy | Oct 2001 | A1 |
20020004893 | Chang | Jan 2002 | A1 |
20020054516 | Taruishi et al. | May 2002 | A1 |
20020097613 | Raynham | Jul 2002 | A1 |
20020125933 | Tamura et al. | Sep 2002 | A1 |
20020130687 | Duesman | Sep 2002 | A1 |
20020133666 | Janzen et al. | Sep 2002 | A1 |
20020138688 | Hsu et al. | Sep 2002 | A1 |
20030041299 | Kanazawa et al. | Feb 2003 | A1 |
20030132790 | Amick et al. | Jul 2003 | A1 |
20040073767 | Johnson et al. | Apr 2004 | A1 |
20040098545 | Pline et al. | May 2004 | A1 |
20040160833 | Suzuki | Aug 2004 | A1 |
20040168101 | Kubo | Aug 2004 | A1 |
20040199840 | Takeoka et al. | Oct 2004 | A1 |
20040206982 | Lee et al. | Oct 2004 | A1 |
20040237023 | Takahashi et al. | Nov 2004 | A1 |
20040246026 | Wang et al. | Dec 2004 | A1 |
20040252689 | Park et al. | Dec 2004 | A1 |
20050005230 | Koga et al. | Jan 2005 | A1 |
20050071707 | Hampel | Mar 2005 | A1 |
20050091471 | Conner et al. | Apr 2005 | A1 |
20050144546 | Igeta et al. | Jun 2005 | A1 |
20050157560 | Hosono et al. | Jul 2005 | A1 |
20050174877 | Cho et al. | Aug 2005 | A1 |
20050278490 | Murayama | Dec 2005 | A1 |
20050289435 | Mulla et al. | Dec 2005 | A1 |
20060028864 | Rinerson et al. | Feb 2006 | A1 |
20060036827 | Dell et al. | Feb 2006 | A1 |
20060041799 | Sato | Feb 2006 | A1 |
20060056247 | Satoh | Mar 2006 | A1 |
20060059406 | Micheloni et al. | Mar 2006 | A1 |
20060123320 | Vogt | Jun 2006 | A1 |
20060126369 | Raghuram | Jun 2006 | A1 |
20060233012 | Sekiguchi et al. | Oct 2006 | A1 |
20060245291 | Sakaitani | Nov 2006 | A1 |
20060253723 | Wu et al. | Nov 2006 | A1 |
20060262587 | Matsui et al. | Nov 2006 | A1 |
20060273455 | Williams et al. | Dec 2006 | A1 |
20070058410 | Rajan | Mar 2007 | A1 |
20070070669 | Tsern | Mar 2007 | A1 |
20070074093 | Lasser | Mar 2007 | A1 |
20070136645 | Hsueh et al. | Jun 2007 | A1 |
20070153951 | Lim et al. | Jul 2007 | A1 |
20070271424 | Lee et al. | Nov 2007 | A1 |
20080080261 | Shaeffer et al. | Apr 2008 | A1 |
20080147897 | Talbot | Jun 2008 | A1 |
20080150088 | Reed et al. | Jun 2008 | A1 |
20080201548 | Przybylski et al. | Aug 2008 | A1 |
20080250292 | Djordjevic | Oct 2008 | A1 |
20080270842 | Ho et al. | Oct 2008 | A1 |
20090006775 | Bartley et al. | Jan 2009 | A1 |
20090016130 | Menke et al. | Jan 2009 | A1 |
20090021992 | Oh | Jan 2009 | A1 |
20090091968 | Dietrich et al. | Apr 2009 | A1 |
20090196093 | Happ et al. | Aug 2009 | A1 |
20090244997 | Searles et al. | Oct 2009 | A1 |
20090251189 | Hsieh | Oct 2009 | A1 |
20090296867 | Do et al. | Dec 2009 | A1 |
20090300314 | Laberge et al. | Dec 2009 | A1 |
20090300444 | Jeddeloh | Dec 2009 | A1 |
20100005217 | Jeddeloh | Jan 2010 | A1 |
20100005376 | Laberge et al. | Jan 2010 | A1 |
20100014364 | Laberge et al. | Jan 2010 | A1 |
20100031129 | Hargan | Feb 2010 | A1 |
20100042889 | Hargan | Feb 2010 | A1 |
20100070696 | Blankenship | Mar 2010 | A1 |
20100079180 | Kim et al. | Apr 2010 | A1 |
20100091537 | Best et al. | Apr 2010 | A1 |
20100110748 | Best | May 2010 | A1 |
20100156488 | Kim et al. | Jun 2010 | A1 |
20100176893 | Nose | Jul 2010 | A1 |
20100271092 | Zerbe et al. | Oct 2010 | A1 |
20100308880 | Wang et al. | Dec 2010 | A1 |
20110075497 | Laberge | Mar 2011 | A1 |
20110148486 | Mosalikanti et al. | Jun 2011 | A1 |
20110271158 | Jeddeloh | Nov 2011 | A1 |
20110296227 | LaBerge et al. | Dec 2011 | A1 |
20120144276 | Hargan | Jun 2012 | A1 |
20120155142 | King | Jun 2012 | A1 |
20130208549 | King | Aug 2013 | A1 |
20130318298 | LaBerge et al. | Nov 2013 | A1 |
20130346722 | LaBerge et al. | Dec 2013 | A1 |
20140053040 | Hargan | Feb 2014 | A1 |
20140258666 | LaBerge | Sep 2014 | A1 |
20140298119 | LaBerge et al. | Oct 2014 | A1 |
20140337570 | LaBerge et al. | Nov 2014 | A1 |
20150028928 | King | Jan 2015 | A1 |
Number | Date | Country |
---|---|---|
05-265872 | Oct 1993 | JP |
0774620 | Mar 1995 | JP |
11-102599 | Apr 1999 | JP |
2004-327474 | Nov 2004 | JP |
2007-140948 | Jun 2007 | JP |
2007-226876 | Sep 2007 | JP |
2007-328636 | Dec 2007 | JP |
2008-112503 | May 2008 | JP |
2008-140220 | Jun 2008 | JP |
9714289 | Apr 1997 | WO |
2005033958 | Apr 2005 | WO |
2007028109 | Mar 2007 | WO |
2007038225 | Apr 2007 | WO |
2007095080 | Aug 2007 | WO |
2008054696 | May 2008 | WO |
2008076790 | Jun 2008 | WO |
2009148863 | Dec 2009 | WO |
2010002561 | Jan 2010 | WO |
2010011503 | Jan 2010 | WO |
2012060097 | May 2012 | WO |
2012082338 | Jun 2012 | WO |
Entry |
---|
Extended European Search Report dated Apr. 16, 2015 received for 09774013.8. |
Number | Date | Country | |
---|---|---|---|
20160027486 A1 | Jan 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14015599 | Aug 2013 | US |
Child | 14871723 | US |