Claims
- 1. An asymmetric field effect transistor (FET) comprising a patterned gate conductor located on a gate oxide, said patterned gate conductor having a first edge that has a substantially vertical sidewall which extends to the gate oxide and a second edge of having a lower polysilicon step segment located atop the gate oxide.
- 2. The asymmetric FET of claim 1 wherein said patterned gate conductor is present in an array device region.
- 3. The asymmetric FET of claim 1 wherein said patterned gate conductor comprises a conductor material layer and a polysilicon layer, wherein a surface portion of said polysilicon layer forms said step segment.
- 4. The asymmetric FET of claim 1 further comprising a nitride cap located atop said patterned gate conductor.
- 5. The asymmetric FET of claim 1 wherein said polysilicon step segment comprises a polysilicon layer having a first oxide region and a second oxide region, said first oxide region is thicker than said second oxide region.
- 6. The asymmetric FET of claim 5 wherein said first oxide region is located in said second edge containing said polysilicon step segment, and said second oxide region is located in said vertical edge.
- 7. A memory device structure comprising:an array device region, said array device region having one or more asymmetric gates, wherein each asymmetric gate comprises a first edge having a substantially vertical sidewall and a second edge having a polysilicon step segment; and a support device region, said support device region including one or more patterned gate conductors, wherein each patterned gate conductor includes edges having substantially vertical sidewalls.
- 8. The structure of claim 7 further comprising a core circuit device region located between the array device region and the support device region, said core device region comprising one or more patterned gates, each gate including a polysilicon step segment on each side of the gate.
- 9. The memory device structure of claim 7 wherein each of said asymmetric gates comprises a conductor material layer and a polysilicon layer, wherein a portion of said polysilicon layer forms said step segment.
- 10. The memory device structure of claim 7 further comprising a nitride cap located atop each of said asymmetric gates.
- 11. The memory device structure of claim 7 further comprising a gate oxide present beneath each of said asymmetric gates.
- 12. The memory device structure of claim 7 wherein said polysilicon step segment comprises a polysilicon layer having a first oxide region and a second oxide region, said first oxide region is thicker than said second oxide region.
- 13. The memory device structure of claim 12 wherein said first oxide region is located in said second edge containing said polysilicon step segment, and said second oxide region in located in said vertical edge.
RELATED APPLICATIONS
This application is a divisional application of U.S. application Ser. No. 09/608,019, filed on Jun. 30, 2000 now U.S. Pat. No. 6,458,646.
US Referenced Citations (11)