NA
1. Background of the Invention
The invention relates generally to stacked microelectronic modules. Specifically, the invention relates to a device comprised of stacked integrated circuit (IC) package layers, such as ball grid array packages (BGA), thin small outline packages, (TSOPS) or connected bare die IC chip layers. The layers may optional include other active or passive electronic components such as surface mounted resistors, capacitors or the like.
The various electronic components in the layers can be connected to an external circuit by means of one or more interposer structures comprising conductive traces on one or more lateral surfaces of the claimed package to define conductive “T-connect” structures which route predetermined circuit signals to predetermined locations.
In the microelectronics industry, there are significant advantages to stacking and interconnecting commercial off the shelf (COTS) integrated circuit packages. The primary advantage of stacking integrated circuits is maximum utilization of limited surface area on a printed circuit board. Vertically stacking integrated circuit packages provides increased circuit density without requiring additional printed circuit board space. Further, stacking integrated circuit packages reduces signal lead lengths between the stacked components, reducing parasitic inductance and capacitance, which in turn, allows the circuits to operate at high clock speeds.
The use of COTS components also provides the advantage of ensuring the stack contains fully burned in, tested and functional die, i.e., ensures the use of known good die (KGD) in the stack.
Industry has recognized the value of stacking COTS integrated circuits as is reflected in U.S. Pat. Nos. 6,028,352 to Eide, 6,806,559 to Gann, and 6,706,971, to Albert, U.S. Pat. No. 6,967,411 to Eide, all to common assignee, Irvine Sensors Corp. and each of which is incorporated fully herein by reference.
The current microelectronic packaging trend is toward ball grid array packages which comprise an array of solder ball interconnections for I/O to and from the internal integrated circuit die on the lower major surface of the BGA package. The solder balls are reflowed to a registered set of conductive pads on an external circuit for interconnection therewith. It is therefore desirable and a need exists to provide a device that optionally takes advantage of the benefits of stacking and that can accommodate ball grid array packages, surface mount, TSOP or other electronic package formats, which device can be adapted for connection with a standard BGA or other user-defined printed circuit board pattern.
2. Brief Summary of the Invention
The present invention is a device comprising a stack of at least two layers, each of which may comprise active and/or passive discrete components, TSOP and/or ball grid array packages, bare integrated circuit die, which layers are stacked and interconnected to define a microelectronic package. The aforementioned electronic devices are collectively, but without limitation, referred to herein as electronic components.
A first layer comprises an electrically conductive trace with one or more electronic components in electrical connection therewith. The electrically conductive trace terminates at a lateral edge of the first layer to define an access lead.
A second layer comprises an electrically conductive trace with one or more electronic components in electrical connection therewith. The electrically conductive trace terminates at a lateral edge of the second layer to define an access lead.
An interposer structure is disposed between the layers and provides one or more lateral surfaces upon which a layer interconnect trace is defined to create an electrical connection between the respective access leads on each of the layers. The conductive traces on the second layer may readily be electrically connected to an external circuit using a ball grid array pattern, wirebonding or equivalent means.
In the above device, all manner of electronic devices can be efficiently stacked and interconnected in a reliable, low cost microelectronic module.
While the claimed device has or will be described for the sake of grammatical fluidity with functional explanations, it is to be expressly understood that the claims, unless expressly formulated under 35 USC 112, are not to be construed as necessarily limited in any way by the construction of “means” or “steps” limitations, but are to be accorded the full scope of the meaning and equivalents of the definition provided by the claims under the judicial doctrine of equivalents, and in the case where the claims are expressly formulated under 35 USC 112, are to be accorded full statutory equivalents under 35 USC 112.
The invention and its various embodiments can now be better understood by turning to the following detailed description of the preferred embodiments which are presented as illustrated examples of the invention defined in the claims. It is expressly understood that the invention as defined by the claims may be broader than the illustrated embodiments described below.
Turning now to the figures wherein like numerals identify like elements among the several views,
Package 1 is comprised of a first layer 5 having a first layer lateral surface 10 and at least one first layer electrically conductive trace 15. First layer 5 may be comprised of a single or multilayer printed circuit board construction or equivalent structure such as FR4 or equivalent organic material comprising electrically conductive traces. First layer conductive trace 15 terminates at first layer lateral surface 10 to define a first layer access lead 20 which is defined by the cross-sectional area of the trace.
First layer 5 is further comprised of one or more electronic components 25 which may, by way of example and not by limitation, be one or more prepackaged integrated circuit chips, e.g. ball grid array packages 25a, thin small out line packages 25b, bare die 25c or discrete electronic components such as capacitors or resistors 25c. Bare die 25c may desirably be connected to first layer conductive trace 15 by means of wire bonding, conductive epoxy, solder or flip chip ball bond attachment.
The electronic components 25 comprise a user-defined electronic circuit or partial electronic circuit, at least one of which is in electrical connection with the first layer conductive trace 15 and first layer access lead 20.
In a preferred embodiment, electronic components 25 are provided on both major surfaces of first layer 5 as illustrated in
Package 1 is further comprised of a second layer 30 having a second layer lateral surface 35 and at least one second layer electrically conductive trace 40. As above, second layer 30 may be comprised of a single or multilayer printed circuit board construction or equivalent structure such as FR4 or organic material comprising electrically conductive traces. Second layer conductive trace 40 terminates at second layer lateral surface 35 to define a second layer access lead 45 which is defined by the cross-sectional area of the trace.
Second layer 30 is further comprised of one or more electronic components 25 which may, by way of example and not by limitation be one or more prepackaged integrated circuit chips, e.g. ball grid array packages 25a, thin small out line packages 25b, bare die 25c (shown wire bonded) or discrete electronic components such as capacitors or resistors 25d. Bare die may desirably be connected to second layer conductive trace 40 by means of conductive epoxy, solder or flip chip ball bond attachment.
The electronic components 25 comprise a user-defined electronic circuit or partial electronic circuit, at least one of which is in electrical connection with the second layer conductive trace 40 and second layer access lead 45.
As illustrated in
As seen in
Turning back to
Predetermined ones of access leads 20 and 45 are electrically connected using, for instance, photolithographic processes to define one or more layer interconnect traces 60 on the package lateral surface 55 that define one or more “T-connect” structures 62. The layer interconnect traces 60 provide for the routing and interconnection of the electronic components on the layers in the package upon the package lateral surface 55
As seen in
As best illustrated in
Therefore, it must be understood that the illustrated embodiment has been set forth only for the purpose of example and that it should not be taken as limiting the invention as defined by the following claims. For example, notwithstanding the fact that the elements of a claim are set forth below in a certain combination, it must be expressly understood that the invention includes other combinations of fewer, more or different elements, which are disclosed even when not initially claimed in such combinations.
The words used in this specification to describe the invention and its various embodiments are to be understood not only in the sense of their commonly defined meanings, but to include by special definition in this specification, structure, material or acts beyond the scope of the commonly defined meanings. Thus, if an element can be understood in the context of this specification as including more than one meaning, then its use in a claim must be understood as being generic to all possible meanings supported by the specification and by the word itself.
The definitions of the words or elements of the following claims are therefore defined in this specification to include not only the combination of elements which are literally set forth, but all equivalent structure, material or acts for performing substantially the same function in substantially the same way to obtain substantially the same result. In this sense it is therefore contemplated that an equivalent substitution of two or more elements may be made for any one of the elements in the claims below or that a single element may be substituted for two or more elements in a claim.
Although elements may be described above as acting in certain combinations and even initially claimed as such, it is to be expressly understood that one or more elements from a claimed combination can, in some cases be excised from the combination and that the claimed combination may be directed to a sub-combination or variation of a sub combination.
Insubstantial changes from the claimed subject matter as viewed by a person with ordinary skill in the art, now known or later devised, are expressly contemplated as being equivalent within the scope of the claims. Therefore, obvious substitutions now or later known to one with ordinary skill in the art are defined to be within the scope of the defined elements.
The claims are thus to be understood to include what is specifically illustrated and described above, what is conceptually equivalent, what can be obviously substituted and also what essentially incorporates the fundamental idea of the invention.
This application is related to U.S. provisional patent application No. 60/787,923 filed Apr. 3, 2006, entitled “Ball Grid Array Stack Using Picture Frame Interconnect” which is incorporated herein by reference and to which priority is claimed pursuant to 35 U.S.C. 119.
Number | Name | Date | Kind |
---|---|---|---|
5073294 | Shannon et al. | Dec 1991 | A |
5198887 | Brown | Mar 1993 | A |
5367124 | Hoffman et al. | Nov 1994 | A |
5528466 | Lim et al. | Jun 1996 | A |
5672414 | Okamoto et al. | Sep 1997 | A |
5696031 | Wark | Dec 1997 | A |
5770300 | Okamoto et al. | Jun 1998 | A |
5911112 | Kirkman | Jun 1999 | A |
5960261 | Lee | Sep 1999 | A |
5973403 | Wark | Oct 1999 | A |
6028352 | Eide | Feb 2000 | A |
6081026 | Wang et al. | Jun 2000 | A |
6153922 | Sugiyama et al. | Nov 2000 | A |
6188127 | Senba et al. | Feb 2001 | B1 |
6251707 | Bernier et al. | Jun 2001 | B1 |
6294838 | Peng | Sep 2001 | B1 |
6323060 | Isaak | Nov 2001 | B1 |
6414381 | Takeda | Jul 2002 | B1 |
6455936 | Lo et al. | Sep 2002 | B1 |
6489670 | Peterson et al. | Dec 2002 | B1 |
6531773 | Nishizawa et al. | Mar 2003 | B2 |
6541867 | Fjelstad | Apr 2003 | B1 |
6639416 | Akram et al. | Oct 2003 | B1 |
6706971 | Albert | Mar 2004 | B2 |
6737738 | Koh et al. | May 2004 | B2 |
6759272 | Tsubosaki et al. | Jul 2004 | B2 |
6774478 | Eto et al. | Aug 2004 | B2 |
6798057 | Bolkin et al. | Sep 2004 | B2 |
6803886 | Kondo et al. | Oct 2004 | B2 |
6806559 | Gann | Oct 2004 | B2 |
6818977 | Poo et al. | Nov 2004 | B2 |
6847220 | Tay et al. | Jan 2005 | B2 |
6967411 | Eide | Nov 2005 | B2 |
7052355 | Liu et al. | May 2006 | B2 |
7205645 | Nakamura et al. | Apr 2007 | B2 |
7242100 | Oka | Jul 2007 | B2 |
7268016 | Minamio et al. | Sep 2007 | B2 |
7319275 | Cowens et al. | Jan 2008 | B2 |
7333147 | Adachi et al. | Feb 2008 | B2 |
7352052 | Imoto et al. | Apr 2008 | B2 |
20010001504 | Sugiyama et al. | May 2001 | A1 |
20010050183 | Lubert et al. | Dec 2001 | A1 |
20020015340 | Batinovich | Feb 2002 | A1 |
20020048849 | Isaak | Apr 2002 | A1 |
20020061665 | Batinovich | May 2002 | A1 |
20020076919 | Peters et al. | Jun 2002 | A1 |
20020105083 | Sun et al. | Aug 2002 | A1 |
20030127712 | Murakami et al. | Jul 2003 | A1 |
20030173673 | Val | Sep 2003 | A1 |
20030232460 | Poo et al. | Dec 2003 | A1 |
20040012078 | Hortaleza | Jan 2004 | A1 |
20040012992 | Koh et al. | Jan 2004 | A1 |
20040035840 | Koopmans | Feb 2004 | A1 |
20040104469 | Yagi et al. | Jun 2004 | A1 |
20050088833 | Kikuchi et al. | Apr 2005 | A1 |
20050184372 | Asahi et al. | Aug 2005 | A1 |
20050194676 | Fukuda et al. | Sep 2005 | A1 |
20050221094 | Uchida et al. | Oct 2005 | A1 |
20060055039 | Eide | Mar 2006 | A1 |
20060157843 | Hwang | Jul 2006 | A1 |
20060170090 | Shinma et al. | Aug 2006 | A1 |
20070001278 | Jeon et al. | Jan 2007 | A1 |
20070128766 | Yip | Jun 2007 | A1 |
Number | Date | Country | |
---|---|---|---|
60787923 | Apr 2006 | US |