R. Rountree et al., "A Process-Tolerant Input Protection Circuit For Advanced CMOS Processes"; Electrical Overstress/Electrostatic Discharge Symposium Proceedings; Anaheim CA; Sep. 27-29, 1988, pp. 201-205. |
R. Chapman, et al., "An 0.8 .mu.m CMOS Technology For High Performance Logic Applications", International Electron Devices Meeting Technical Digest, Washington, D.C., Dec. 6-9, 1987, pp. |
G. Rieck, et al., "Novel ESD Protection For Advanced CMOS Output Drivers"; Electrical Overstress/Electrostatic Discharge Symposium Proceedings; New Orleans, LA; Sep. 26-28, 1989; pp. 182-189. |
L.R. Avery, "Using SCR's As Transient Protection Structures In Integrated Circuits"; Electrical Overstress/Electrostatic Discharge Symposium Proceedings; Las Vegas, NV, Sep. 27-29, 1983, pp. 177-180. |
R. Chapman, et al., "An 0.8 .mu.m CMOS Technology For High Performance Logic Applications", International Electron Devices Meeting Technical Digest, Washington, D.C., Dec. 6-9, 1987, pp. 362-365. |
U.S. patent application Serial No. 08/760,121, filed Dec. 3, 1996, by L. Liu et al., entitled "Charging a Sense Amplifier". |
Chatterjee et al., "A Low-Voltage Triggering SCR for On-Chip ESD Protection at Output and Input Pads," IEEE Electron Devices, vol. 12, No. 1' pp. 21-22, Jan. 1991. |