Claims
- 1. An integrated circuit, comprising:
- (a) a semiconductor layer:
- (b) NPN transistors formed in said layer;
- (c) PNP transistors formed in said layer; and
- (d) first NMOS transistors with sources and drains formed in said layer, said first NMOS transistors with drains having p-type and n-type dopants and characterized by a dopant concentration equal to the dopant concentration of the base dopants of said PNP transistors minus the dopant concentration of the base dopants of said NPN transistors.
- 2. The integrated circuit of claim 1, wherein:
- (a) said doping profile of said NMOS transistors drain has a maximum dopant concentration spaced away from the surfaces of said layer.
- 3. The integrated circuit of claim 1, wherein:
- (a) sources of said first NMOS transistors are more heavily doped than said drains.
- 4. The integrated circuit of claim 1, further comprising:
- (a) PMOS transistors with sources and drains formed in said layer; and
- (b) second NMOS transistors with sources and drains formed in said layer, said second NMOS transistors having sources and drains of doping profile equal to the doping profile of said sources of said first NMOS transistors.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation-in-part of U.S. patent application Ser. No. 07/785,400, filed Oct. 30, 1991, now abandoned, which is hereby incorporated by reference. Commonly assigned copending U.S. patent application Ser. Nos. 07/785,325 and 07/785,395, also filed Oct. 30, 1991, disclose related subject matter.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5119162 |
Todd et al. |
Jun 1992 |
|
5148255 |
Nakazato et al. |
Sep 1992 |
|
5169794 |
Iranmanesh |
Dec 1992 |
|
5216217 |
Takagi et al. |
Jun 1993 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
785400 |
Oct 1991 |
|