This application claims the priority benefit of French Application for Patent No. 2008633, filed on Aug. 24, 2020, the content of which is hereby incorporated by reference in its entirety to the maximum extent allowable by law.
The present disclosure generally concerns electronic components and, more particularly, bipolar transistors and their manufacturing method.
A bipolar transistor is a semiconductor-based electronic device of the transistor family. Its operating principle is based on two PN junctions, one forward-biased and one reverse-biased.
There is a need to improve known bipolar transistors and known bipolar transistor manufacturing methods.
An embodiment overcomes all or part of the disadvantages of known bipolar transistors and/or of known bipolar transistor manufacturing methods.
An embodiment provides a bipolar transistor comprising a stack of an emitter, a base, and a collector, said base having the structure of a comb with its fingers oriented in a plane orthogonal to the direction of the stack.
According to an embodiment, the transistor comprises a first peripheral insulating trench around said transistor and a second insulating trench delimiting at least the emitter surface.
According to an embodiment, the second insulating trench is shallower than the first insulating trench.
According to an embodiment, the second insulating trench is buried in a first portion of the collector.
According an embodiment, the transistor comprises a second portion of the collector which crosses the second insulating trench at its center, the second portion of the collector being in physical contact with the first portion of the collector.
According to an embodiment, the second insulating trench is filled with air, with a gas, or with a semi-partial vacuum.
According to an embodiment, the second insulating trench is filled with an oxide.
According to an embodiment, the second insulating trench is comb-structured, the structure of the second insulating trench being aligned with the structure of the base.
According to an embodiment, the depth of the second insulating trench is in the order of 50 nm and/or the depth of the first insulating trench is in the order of 100 nm.
According to an embodiment, the transistor comprises contacts on top of and in contact with the emitter, with the base, and with the first portion of the collector.
Another embodiment provides an embodiment comprising a step a) of etching of a base, according to a comb pattern, to form a transistor such as previously defined.
According to an embodiment, the method further comprises the steps of: b) forming a first insulating trench in a substrate; c) forming a second insulating trench, shallower than the first insulating trench, buried in a first portion of a collector; d) forming a second portion of the collector through the second insulating trench, at the center of the second insulating trench, the second portion of the collector being formed on top of and in contact with the first portion of the collector; e) forming a first portion of the base on the second portion of the collector; f) forming a second portion of the base in line with the first portion of the base by partly covering the second insulating trench; and g) forming an emitter on the first portion of the base.
According to an embodiment, the second insulating trench is formed by the opening of the first portion of the collector and then the filling of the opening with an oxide.
According to an embodiment, steps c) and d) are separated by a step h) comprising a full plate depositing of a layer of the material of the second portion of the base and an opening of said layer, the opening having a geometry and a size corresponding to the geometry and to the size of the second portion of the collector.
According to an embodiment, the method comprises a step of forming of contacts on top of and in contact with the emitter, with the second portion of the base, and with the first portion of the collector.
According to an embodiment, the method comprises a step of etching of the material present in the second insulating trench.
The foregoing features and advantages, as well as others, will be described in detail in the following description of specific embodiments given by way of illustration and not limitation with reference to the accompanying drawings, in which:
Like features have been designated by like references in the various figures. In particular, the structural and/or functional features that are common among the various embodiments may have the same references and may dispose identical structural, dimensional and material properties.
For the sake of clarity, only the steps and elements that are useful for an understanding of the embodiments described herein have been illustrated and described in detail.
Unless indicated otherwise, when reference is made to two elements connected together, this signifies a direct connection without any intermediate elements other than conductors, and when reference is made to two elements coupled together, this signifies that these two elements can be connected or they can be coupled via one or more other elements.
In the following disclosure, unless otherwise specified, when reference is made to absolute positional qualifiers, such as the terms “front”, “back”, “top”, “bottom”, “left”, “right”, etc., or to relative positional qualifiers, such as the terms “above”, “below”, “upper”, “lower”, etc., or to qualifiers of orientation, such as “horizontal”, “vertical”, etc., reference is made to the orientation shown in the figures.
Unless specified otherwise, the expressions “around”, “approximately”, “substantially” and “in the order of” signify within 10%, and preferably within 5%.
Transistor 100 is formed inside and on top of a silicon semiconductor substrate 102. Transistor 100 comprises a collector. The collector comprises a first portion 104. First portion 104 is an N-type well buried in substrate 102, that is, under a portion 108 of substrate 102. First portion 104 is doped with arsenic or phosphorus atoms. An insulating trench 106 is located on a portion of well 104. More particularly, insulating trench 106 crosses portion 108 of substrate 102 to reach well 104. The insulating trench is, for example, a super shallow trench isolation (SSTI).
The collector further comprises a second portion 110 crossing insulating trench 106. Insulating trench 106 thus forms a ring around second portion 110. The second portion 110 of the collector is made of an N-doped semiconductor material. The height of the second portion of the collector is such that the second portion protrudes upwards from insulating trench 106 (i.e., the upper surface of the second portion 110 is above the upper surface of the trench 106).
The lower part of second portion 110 of the collector, that is, the part surrounded with insulating trench 106, is in direct physical contact with insulating trench 106 at all points. The lower part of the second portion 110 of the collector and insulating trench 106 are not separated by another material.
The second portion 110 of the collector is covered with a base 112 and with an encapsulation layer 114. Second portion 110, base 112, and layer 114 have substantially equal horizontal dimensions, that is, in top view. The base is a P doped semiconductor material based on silicon, for example, on boron-doped silicon-germanium. Encapsulation layer 114 is made of intrinsic silicon.
Conduction elements 116 made of a P-doped semiconductor material are located on insulating trench 106 and are in physical contact with base 112.
Transistor 100 further comprises an emitter 122. Emitter 122 is an N-doped semiconductor material, for example, doped with arsenic or phosphorus atoms.
Contacts 128, each comprising a conductive via 130 and a contact pad 132, provide an electric contact between different portions of transistor 100 and outer elements via an interconnection network. More particularly, contacts 128 are located on portion 108 of the substrate to form an electric contact with collector 104, 110. Other contacts 128 are formed on conduction elements 116 to form an electric contact with base 112. Other contacts 128 are formed on emitter 122 to form an electric connection with emitter 122.
A transistor such as described hereabove is described in United States Patent Application Publication No. 2020/0111890 (corresponding to FR 3087047), the disclosure of which is incorporated by reference.
It would be desirable, particularly for high-frequency applications (from several GHz to several hundreds of GHz), to decrease the stray capacitances which are present, particularly between the base and the collector.
More particularly, view A is a top view of transistor 200 and views B and C are two cross-section views of transistor 200. View B is a view along the cross-section plane BB of view A and view C is a view along the cross-section plane CC of view A.
The transistor 200 illustrated in
To decrease the stray capacitances and the parasitic resistances which are present, transistor 200 comprises, instead of insulating trench 106, an insulating trench 103 buried in well 104. Insulating trench 103, for example, forms a super shallow trench insulation (SSTI). Trench 103, for example, has a depth in the range from approximately 25 nm to 100 nm, preferably in the order of 50 nm. Insulating trench 103 has, in top view, for example, a square or rectangular shape. Insulating trench 103 may, as a variant, have in top view a circular, triangular, or any shape. Insulating trench 103 thus forms a ring around the second portion 110 of the collector.
According to the embodiment illustrated in
Trench 106 enables an insulation of the transistor 200 to be kept, but it is displaced so that it crosses substrate 102 and surrounds well 104. Insulating peripheral trench 106 thus forms a ring around well 104.
Trench 106 has, according to the embodiment illustrated in
The base of transistor 200 comprises a first central portion 112 and a second portion corresponding to the conduction elements 116 discussed in relation with
First portion 104 is, for example, buried at a depth in the range from approximately 100 to approximately 200 nm. Trench 106, for example, has a height in the range from approximately 50 to approximately 150 nm.
According to the embodiment illustrated in
Transistor 200 comprises contacts 128 similar to the contacts 128 of transistor 100 discussed in relation with
As an example, transistor 200 comprises as many contacts 128b as there are fingers 117 so that each finger 117 is partly covered with a contact 128b. As a variant, only some of fingers 117 are covered with a contact 128a. As an example, transistor 200 comprises one less contact 128d than there are fingers 117. Generally, transistor 200 comprises a number of contacts 128d smaller than or equal to the number of fingers 117.
As an example, transistor 200 comprises a contact 128a at the surface of each contact 128b and 128d. As a variant, the transistor comprises a contact 128a at the surface of all or part of fingers 117 and/or a contact 128a at the surface of all or part of the openings between two fingers 117.
The transistor 200 illustrated in
More particularly,
Structure 300 comprises substrate 102 where the first portion 104 of the collector, first insulating trench 106, and second insulating trench 103 are formed. The first portion 104 of the collector is buried in substrate 102. Trench 106 is formed to surround first portion 104 and trench 103 is formed in first portion 104.
According to the embodiment illustrated in
More particularly,
According to the implementation mode illustrated in
According to the implementation mode illustrated in
Stack 303 is preferably multilayer.
The depositions of layer 301 and of stack 303 are, for example, achieved by chemical vapor deposition (CVD) techniques and, preferably, by a plasma-enhanced chemical vapor deposition (PECVD) technique.
The depositions of layer 301 and of stack 303 are followed by the forming of an opening 305. Opening 305, for example, extends from the upper surface of stack 303, through stack 303, layer 301, and insulating trench 103 to expose to a portion of the upper surface of the first portion 104 of the collector. Opening 305 has, for example, a rectangular shape in top view.
Opening 305 is, as an example, formed by photolithographic etching, that is, an organic resin mask having an opening identical to the desired opening 305 is formed at the surface of the structure, by photolithography. Layers 303, 301, and 104 are then etched to expose a portion of the upper surface of the first portion 104 of the collector and to form opening 305. The horizontal dimensions of opening 305, that is, the dimensions in top view, substantially correspond to the dimensions of the second portion 110 of the collector which is desired to be formed.
More particularly,
According to the implementation mode illustrated in
In other words, the second portion 110 of the collector is formed in opening 305 on top of and in contact with the upper surface of the first portion 104 of the collector. The lateral surfaces of the second portion 110 of the collector are thus in contact with the filling material of trench 103. Preferably, the second portion 110 of the collector is formed by a method comprising at least an etching of a semiconductor material and an epitaxial growth. Thus, during the step resulting in structure 500, stack 303 is partially etched and the second portion 110 of the collector is formed by epitaxial growth. Preferably, the thickness of the second portion 110 of the collector is in the range from approximately 70 nm to 110 nm, preferably in the order of 90 nm.
The first portion 112 of the base is preferably formed in opening 305 on top of and in contact with the upper surface of the second portion 110 of the collector. The first portion 112 of the base has a thickness, for example, in the range from approximately 18 nm to 26 nm, preferably in the order of 22 nm.
Layer 114 is preferably formed in opening 305 on top of and in contact with the upper surface of the first portion 112 of the base. Layer 114 has, for example, a thickness in the range from 10 nm to 20 nm, preferably in the order of 15 nm.
Emitter 122 is preferably formed in opening 305 on top of and in contact with the upper surface of layer 114.
Layers 110, 112, 114, and 122 are formed in opening 305 (
More particularly,
The different steps mentioned in relation with
More particularly,
The second portion 116 of the base is etched to structure the layer and to form on two of its sides, preferably, two opposite sides, combs. In other words, second portion 116 is etched to form fingers 117 having a width l1 and a length L1. Fingers 117 are, for example, spaced apart two by two by a distance d1. The number of fingers 117 per side of second portion 116 may vary, it is preferably greater than 3.
Width l1 is, for example, in the range from approximately 80 nm to 150 nm. Length L1 is, for example, in the range from approximately 135 nm to 300 nm. Distance d1 is, for example, in the range from approximately 100 nm to 1.3 μm.
At the end of the forming of the second portion 116 of the base, the trench 103 of structure 700 is etched, that is, the filling material is removed from trench 103.
Trench 103 is, for example, etched by a chemical wet etching technique during which structure 700 is immersed in a solution, for example, based on hydrofluoric acid, on hydrochloric acid, and/or of citric acid.
Contacts 128a, 128b, 128c, 128d are then respectively formed on the first portion 104 of the collector, outside of trench 103, on the second portion 116 of the base, on emitter 122, and on the first portion 104 of the collector, in trench 103.
As an example, contacts 128a are formed on top of and in contact with first portion 104 of the collector outside of trench 103 and on two of the sides around trench 103. Contacts 128b are, for example, formed on top of and in contact with the fingers 117 of the second portion 116 of the base. For example, each finger 117 of the second portion 116 of the base receives a contact 128b. Contact 128c is, for example, formed on top of and in contact with emitter 122. Contacts 128d are, for example, formed on top of and in contact with the first portion 104 of the collector in trench 103. Preferably, contacts 128d are formed in trench 103 between two fingers 117 of the second portion 116 of the base and between two contacts 128b. Contacts 128a are, as an example, aligned with contacts 128b and 128d.
The final structure corresponds to the transistor 200 illustrated in
The transistor 800 illustrated in
The transistor 800 illustrated in
The second portion 116 of the base is then insulated from the second portion 110 of the collector, for example, by an insulating element 118 and an air pocket 120, for example, formed during the epitaxy of the second portion 110 of the collector.
Emitter 122 is insulated from the second portion 116 of the base by an insulating region 124.
View A is a top view of transistor 900 and views B and C are two cross-section views of transistor 900. View B is a view along the cross-section plane BB of view A and view C is a view along the cross-section plane CC of view A.
The transistor 900 illustrated in
According to the embodiment illustrated in
According to the embodiment illustrated in
As an example, transistor 900 comprises one less contact 128e than fingers 134. Generally, transistor 900 comprises a number of contacts 128e smaller than or equal to the number of fingers 134.
More particularly,
Similarly to the structure 300 illustrated in
According to the embodiment illustrated in
Width l2 is greater than width l1 and is, for example, in the range from approximately 80 nm to 150 nm. Length L2 is greater than length L1 and is, for example, in the range from approximately 135 nm to 300 nm. Distance d2 is greater than distance d1 and is, for example, in the range from approximately 100 nm to 1.3 μm.
The method of forming the transistor 900 illustrated in
More particularly, transistor 1100 is similar to the transistor 900 illustrated in
Thus, transistor 1100 only comprises contacts 128b and 128e on one of its sides. Transistor 110 however optionally comprises contacts 128a on one or two of its sides.
More particularly, transistor 1200 is similar to the transistor 200 illustrated in
Thus, transistor 1200 only comprises contacts 128b and 128d on one of its sides. Transistor 1200 however optionally comprises contacts 128a on one or two of its sides.
An advantage of the described embodiments, and particularly of the comb structure of the base, is that they enable to minimize the stray capacitances between the collector and the base.
Another advantage of the described embodiments is that they enable to decrease the parasitic collector resistance.
The described embodiments are particularly adapted to the forming of transistors for very high frequency applications of several hundreds of GHz.
It should be noted that the described embodiments apply as well to the forming of PNP-type transistors as to that of NPN-type transistors.
Various embodiments and variants have been described. Those skilled in the art will understand that certain features of these various embodiments and variants may be combined, and other variants will occur to those skilled in the art.
Finally, the practical implementation of the described embodiments and variations is within the abilities of those skilled in the art based on the functional indications given hereabove.
Number | Date | Country | Kind |
---|---|---|---|
2008633 | Aug 2020 | FR | national |
Number | Name | Date | Kind |
---|---|---|---|
3465214 | Donald | Sep 1969 | A |
4887144 | Cook et al. | Dec 1989 | A |
5596221 | Honda | Jan 1997 | A |
6940149 | Divakaruni et al. | Sep 2005 | B1 |
9245951 | Camillo-Castillo et al. | Jan 2016 | B1 |
9368608 | Camillo-Castillo et al. | Jun 2016 | B1 |
10186605 | Gauthier et al. | Jan 2019 | B1 |
10224423 | Gauthier et al. | Mar 2019 | B1 |
20010017399 | Oda et al. | Aug 2001 | A1 |
20020053705 | Kondo et al. | May 2002 | A1 |
20030082882 | Babcock et al. | May 2003 | A1 |
20050023643 | Li et al. | Feb 2005 | A1 |
20050199909 | Murayama et al. | Sep 2005 | A1 |
20070275533 | Vaed et al. | Nov 2007 | A1 |
20090108373 | Frank et al. | Apr 2009 | A1 |
20100276753 | Greene et al. | Nov 2010 | A1 |
20110147892 | Chiu et al. | Jun 2011 | A1 |
20110159672 | Chiu et al. | Jun 2011 | A1 |
20120049319 | Qian et al. | Mar 2012 | A1 |
20120181579 | Chen et al. | Jul 2012 | A1 |
20130099288 | Chen et al. | Apr 2013 | A1 |
20130187198 | Camillo-Castillo et al. | Jul 2013 | A1 |
20130270649 | Chantre et al. | Oct 2013 | A1 |
20140217551 | Dunn et al. | Aug 2014 | A1 |
20140312423 | Cheng et al. | Oct 2014 | A1 |
20140319616 | Baudot et al. | Oct 2014 | A1 |
20140363960 | Kim et al. | Dec 2014 | A1 |
20150108548 | Dunn et al. | Apr 2015 | A1 |
20150137186 | Leidy | May 2015 | A1 |
20150140771 | Fox et al. | May 2015 | A1 |
20150303189 | Suzuki | Oct 2015 | A1 |
20150311911 | Cheng et al. | Oct 2015 | A1 |
20160190277 | Tschumakow et al. | Jun 2016 | A1 |
20160211345 | Ding et al. | Jul 2016 | A1 |
20160380088 | Camillo-Castillo et al. | Dec 2016 | A1 |
20170236923 | Chevalier | Aug 2017 | A1 |
20180240897 | Liu et al. | Aug 2018 | A1 |
20200111889 | Gauthier et al. | Apr 2020 | A1 |
20200111890 | Gauthier | Apr 2020 | A1 |
Number | Date | Country |
---|---|---|
1087424 | Mar 2001 | EP |
3087048 | Apr 2020 | FR |
Entry |
---|
INPI Search Report and Written Opinion for FR Appl. No. 2008633 dated May 7, 2021 (9 pages). |
Diop, et al., “Impact of inside spacer process on fully self-aligned 250 GHz SiGe:C HBTs reliability performances: a-Si vs. nitride,” Microelectronics Reliability, vol. 48, Issues 8-9, Aug.-Sep. 2008, pp. 1198-1201. |
Number | Date | Country | |
---|---|---|---|
20220059672 A1 | Feb 2022 | US |