Claims
- 1. In a memory device, a write path circuit for writing data received at n inputs to a selected memory cell that stores n bits, where n is greater than 1, the write path circuit comprising:
- first column decode circuit for addressing a first memory cell in response to an address;
- a second column decode circuit for addressing a second memory cell in response to the address;
- a control engine for encoding the n bits of data received at the n inputs and for providing at least one programming pulse corresponding to the encoded n bits of data to the selected memory cell; and
- a selector circuit for selecting the first column decode circuit to receive the at least one programming pulse in response to a portion of the address such that the first memory cell stores the n bits.
- 2. The write path circuit of claim 1, wherein the selector circuit selects the first column decode circuit when the portion of the address is in a first state.
- 3. The write path circuit of claim 2, wherein the selector circuit selects the second column decode circuit when the portion of the address is in a second state such that the second memory cell is the selected memory cell.
- 4. The write path circuit of claim 1, wherein the portion of the address is one binary bit wide.
- 5. The write path circuit of claim 1, wherein the selected memory cell is a nonvolatile memory cell.
Parent Case Info
This is a continuation of application Ser. No. 08/749,835, filed Nov. 15,1996, now abandoned which is a continuation of application Ser. No. 08/423,547, filed Apr. 17, 1995 Abandoned.
US Referenced Citations (35)
Foreign Referenced Citations (3)
Number |
Date |
Country |
349775A2 |
Jan 1990 |
EPX |
1486912 |
Sep 1977 |
DEX |
9012400 |
Oct 1990 |
WOX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
253902 |
Jun 1994 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
749835 |
Nov 1996 |
|
Parent |
423547 |
Apr 1995 |
|