Claims
- 1. A method of manufacturing a semiconductor-on-insulator (SOI) inverter circuit, comprising:forming an insulator layer on a surface of a bulk substrate; forming an active semiconductor layer on a surface of the insulator layer opposite the substrate; forming a p-type body region and an n-type body region generally adjacent one another in the active semiconductor layer; forming an n-channel metal-oxide-semiconductor field effect transistor (MOSFET) in the p-type body region and a p-channel MOSFET in the n-type body region, wherein a gate of each of the n-channel MOSFET and the p-channel MOSFET are electrically coupled to form an input of the inverter circuit and a drain of each of the n-channel MOSFET and the p-channel MOSFET are electrically coupled to form an output of the inverter; forming a p-type body tie region in the active semiconductor layer immediately adjacent the p-type body region and an n-type body tie region in the active semiconductor layer immediately adjacent the n-type body region; and providing an electrically conductive element electrically coupling the p-type body tie region to the n-type body tie region.
- 2. The method of claim 1, wherein the p-type body tie region is a p+-doped region and the n-type body tie region is an n+-doped region.
- 3. The method of claim 1, wherein the electrically conductive element comprises a silicide layer formed on the active semiconductor layer.
- 4. The method of claim 3, wherein the silicide layer is also formed on source and drain regions of the n-channel MOSFET and the p-channel MOSFET.
- 5. The method of claim 1, wherein the electrically conductive element comprises a polysilicon layer formed on the active semiconductor layer.
- 6. The method of claim 1, wherein the electrically conductive element comprises a metalization layer formed on the active semiconductor layer.
- 7. The method of claim 1, wherein the p-type body tie region and the n-type body tie region are immediately adjacent one another in the active semiconductor layer.
- 8. The method of claim 1, wherein the electrically conductive element functions to reduce hysteresis in the output of the inverter.
- 9. The method of claim 1, further comprising an isolation barrier defining an active region of the active semiconductor layer in which the inverter is formed and electrically isolating the active region from adjacent active regions formed in the active semiconductor layer.
- 10. The method of claim 9, wherein the isolation barrier comprises a shallow trench isolation (STI) barrier which extends through the active semiconductor layer to the insulator layer.
Parent Case Info
This is a division of application Ser. No. 09/919,543, filed Jul. 31, 2001 now U.S. Pat. No. 6,498,371.
US Referenced Citations (5)
Foreign Referenced Citations (1)
Number |
Date |
Country |
9933115 |
Jul 1999 |
WO |
Non-Patent Literature Citations (2)
Entry |
Chapter 2 entitled “Cmos Fabrication Technology And Design Rules” of Design of VLSI Systems; pp. 1-16. |
What is SOI—Silicon Genesis—SiGen Corp. |