Claims
- 1. A power device, comprising:
a semiconductor substrate of first conductivity having an upper surface and a lower surface; an isolation diffusion region of second conductivity provided at a periphery of the substrate and extending from the upper surface to the lower surface of the substrate, the isolation diffusion region having a first surface corresponding to the upper surface of the substrate and a second surface corresponding to the lower surface; a peripheral junction region of second conductivity formed at least partly within the isolation diffusion region and formed proximate the first surface of the isolation diffusion region; and first and second terminals.
- 2. The device of claim 1, wherein the peripheral junction region is a P+ region and the isolation diffusion region is a P region.
- 3. The device of claim 1, wherein the peripheral junction region is provided to compensate the surface depletion of the isolation diffusion region.
- 4. The device of claim 1, wherein the peripheral junction region has a portion that extends outward from an edge of the isolation diffusion region.
- 5. The device of claim 1, further comprising:
a reverse blocking guard ring proximate the isolation diffusion region to increase a reverse blocking voltage of the device.
- 6. The device of claim 1, wherein the peripheral junction region has a portion that extends outward from an edge of the isolation diffusion region, the device further comprising:
a reverse blocking guard ring of second conductivity proximate the isolation diffusion region to increase a reverse blocking voltage of the device; a channel stopper of first conductivity; a first main junction region coupled to the first terminal, the first main junction provided proximate the upper surface of the substrate; a forward blocking guard ring of second conductivity provided between the channel stopper and the first main junction.
- 7. The device of claim 6, further comprising:
an oxide layer and a polymid layer provided overlying the upper surface of the substrate to passivate the device.
- 8. The device of claim 7, wherein the oxide layer has fixed charge of about 1011 to 2×1011 and formed using a wafer having a diameter of 6 inches or greater.
- 9. The device of claim 6, further comprising:
a second main junction region coupled to the second terminal and provided proximate the lower surface of the substrate, wherein the device is a thyristor, diode, insulated gate bipolar device, or the like.
- 10. The device of claim 1, further comprising:
a first shallow junction region of second conductivity overlying the peripheral junction region, the first shallow junction region including an outward extension that extends outside of the isolation diffusion region.
- 11. The device of claim 10, wherein the first shallow junction is a P region has a depth of no more than 15 microns, wherein the first peripheral junction region has a depth of 30 microns or greater.
- 12. The device of claim 10, further comprising:
a reverse blocking shallow junction guard ring of second conductivity provided proximate the isolation diffusion region.
- 13. The device of claim 12, further comprising:
a channel stopper of first conductivity; a first main junction region coupled to the first terminal, the first main junction provided proximate the upper surface of the substrate; a forward blocking shallow junction guard ring of second conductivity provided between the channel stopper and the first main junction.
- 14. The device of claim 13, wherein the device including a plurality of the reverse blocking shallow junction guard rings and a plurality of forward blocking shallow junction guard rings, the forward and reverse blocking shallow junction guard rings not extending beyond a depth of 15 microns and being P regions.
- 15. The device of claim 13, further comprising:
a second shallow junction region of second conductivity overlying the first main junction and including an outward extension that extends outside of the first main junction.
- 16. The device of claim 15, wherein the first and second shallow junctions and forward and reverse blocking shallow junction guard rings have substantially the same concentration level and depth.
- 17. The device of claim 10, further comprising:
a plurality of reverse blocking shallow junction guard rings provided proximate the upper surface of the substrate and the isolation diffusion region.
- 18. The device of claim 10, further comprising:
an oxide layer and a polymid layer provided overlying the upper surface of the substrate to passivate the device.
- 19. The device of claim 10, wherein the oxide layer has fixed charge of about 1011 to 2×1011 and formed using a wafer having a diameter of 6 inches or greater.
- 20. The device of claim 10, further including a passivation layer overlying the upper surface of the substrate, wherein the passivation layer includes oxide, polymid, silicon nitride, diamond-like-carbon, or a combination thereof to withstand high surface electric field and to reduce migration of ions from an environment of the device.
- 21. A power device, comprising:
a semiconductor substrate of first conductivity having an upper surface and a lower surface; an isolation diffusion region of second conductivity provided at a periphery of the substrate and extending from the upper surface to the lower surface of the substrate, the isolation diffusion region having a first surface corresponding to the upper surface of the substrate and a second surface corresponding to the lower surface; a peripheral junction region of second conductivity formed entirely within the isolation diffusion region and formed proximate the first surface of the isolation diffusion region, the peripheral junction region having a first depth; a first shallow junction region of second conductivity overlying the peripheral junction region, the first shallow junction region including an outward extension that extends outside of the isolation diffusion region, the first shallow junction region having a second depth that is less than the first depth; a first main junction region proximate the upper surface; and first and second terminals.
- 22. The device of claim 10, wherein the first shallow junction is a P region, wherein the first depth is no more than 15 microns and the second depth is 35 microns or greater.
- 23. The device of claim 21, further comprising:
a channel stopper of first conductivity; a second main junction region proximate the lower surface of the substrate; and a plurality of shallow junction guard ring of second conductivity.
- 24. The device of claim 23, further comprising:
an oxide layer overlying the upper surface of the substrate and having fixed charge of no more than about 2×1011.
- 25. A power device, comprising:
a semiconductor substrate of first conductivity having an upper surface and a lower surface; an isolation diffusion region of second conductivity provided at a periphery of the substrate and extending from the upper surface to the lower surface of the substrate; a peripheral junction region of second conductivity formed entirely within the isolation diffusion region and formed proximate the first surface of the isolation diffusion region, the peripheral junction region having a first depth; a first shallow junction region of second conductivity overlying the peripheral junction region, the first shallow junction region including an outward extension that extends outside of the isolation diffusion region, the first shallow junction region having a second depth that is less than the first depth; a plurality of shallow junction guard rings of second conductivity provided proximate the upper surface of the substrate, the shallow junction guard rings having a third depth that is less than the first depth; a main junction region proximate the upper surface; a second shallow junction region of second conductivity overlying the main junction region, the second shallow unction region including an outward extension that extends outside of the main junction region, the second shallow junction region having a fourth depth that is less than the first depth; and first and second terminals.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] The present application claims priority to U.S. Provisional Patent Application No. 60/406,881, filed on Aug. 28, 2002, which is incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60406881 |
Aug 2002 |
US |