Claims
- 1. A semiconductor integrated circuit comprising:
- a main circuit assembly and a built-in current testing fault-detecting assembly on a unitary substrate;
- said fault-detecting assembly being connected in circuit with at least a portion of said main circuit assembly to detect the quiescent current flow through said integrated circuit portion a predetermined period after the application of timing signals to said built-in current testing fault-detecting assembly;
- said fault-detecting assembly and integrated circuit portion being connected in series between local ground and the global ground of said integrated portion; and
- said fault-detecting assembly being responsive to abnormal quiescent current flow through said integrated circuit portion while ignoring normal high operational currents in said integration circuit during the timing period as an indication of defects within said integrated circuit portion;
- whereby the speed of said fault detecting assembly matches the circuit under test.
- 2. The semiconductor integrated circuit of claim 1 wherein said fault-detecting assembly includes a differential amplifier responsive to said abnormal current flow while ignoring said normal high currents.
- 3. The semiconductor integrated circuit of claim 2 wherein a first timing signal and a second timing signal are provided to said fault-detecting assembly to establish timing periods for the detection of the quiescent current flow through said fault-detecting assembly.
- 4. The semiconductor integrated circuit of claim 3 wherein said fault-detecting assembly includes a reference voltage which is adjusted such that the virtual ground voltage of said fault-detecting assembly represents that induced by a normal quiescent current flow through a fault-free integrated circuit portion.
- 5. The semiconductor integrated circuit of claim 4 wherein said first and second timing signals are provided by a timer and are applied out of phase to said differential amplifier.
- 6. The semiconductor integrated circuit of claim 5 wherein current flow in said fault detecting assembly occurring at the beginning and during the periods established between reversal of polarity of said first and second timing signals indicates a fault in said integrated circuit when the quiescent current flow does not decrease to substantially zero during said timing periods.
- 7. A semiconductor integrated circuit comprising:
- a main circuit assembly and a built-in current testing fault-detecting assembly on a unitary substrate;
- said fault-detecting assembly being connected in circuit with at least a portion of said main circuit assembly to detect the quiescent current flow through said integrated circuit portion;
- said fault-detecting assembly and integrated circuit portion being connected in series between local ground and the global ground of said integrated portion;
- said fault-detecting assembly including a differential amplifier responsive to abnormal quiescent current flow through said integrated circuit portion while ignoring normal high operational currents in said integration circuit as an indication of defects within said integrated circuit portion; and
- a transistor connected between virtual ground and global ground which is responsive to the quiescent current flow through said integrated circuit;
- whereby the magnitude of the abnormal current flow through said fault detecting assembly is indicative of the nature of the fault in said integrated circuit.
- 8. The semiconductor integrated circuit of claim 7 wherein said fault detecting assembly is responsive to substantially small differences in quiescent current providing high resolution at low current levels which are significantly below the level of the high currents ignored by said fault detecting assembly.
- 9. The semiconductor integrated circuit of claim 7 wherein said fault-detecting assembly includes a circuit breaker actuated in response to predetermined high current flow through said integrated circuit.
- 10. The semiconductor integrated circuit of claim 9 wherein said circuit breaker is connected in parallel with said transistor.
- 11. The semiconductor integrated circuit of claim 10 wherein circuitry is provided in said circuit breaker to indicate a high latch-up related current fault in said portion of said main circuit assembly.
- 12. The semiconductor integrated circuit of claim 1 wherein said circuit breaker is connected to turn off the power to said integrated circuit upon the occurrence of a high current fault in excess of a second predetermined current flow in said integrated current portion.
- 13. The semiconductor integrated circuit of claim 1 wherein an external voltage tester is connectable to the integrated circuit to enable use of the external tester in combination with said built-in fault-detecting current tester assembly.
- 14. The semiconductor integrated circuit of claim 13 wherein the magnitude of the abnormal current flow through said differential amplifier is indicative of the nature of the fault in said integrated circuit.
- 15. The semiconductor integrated circuit of claim 7 wherein one or more additional integrated circuit portions are connected in circuit with an additional fault detecting assembly for each of said integrated circuit portions.
- 16. The semiconductor integrated circuit of claim 15 wherein said fault-detecting assemblies comprises a differential amplifier including phased signals Phi 1 and Phi 2 responsive to abnormal quiescent current flow therethrough while ignoring normal high current peaks in said integrated circuit.
- 17. The semiconductor integrated circuit of claim 16 wherein each of said reference voltages is adjusted such that the virtual ground voltage of each of said fault-detecting assemblies represents that induced by a normal quiescent current through a fault-free integrated circuit portion.
BACKGROUND OF INVENTION
The present invention is a continuation-in part based on U.S. Pat. application Ser. No. 277,352 filed by the inventors hereof, Wojciech P. Maly and Phillip J. Nigh on Nov. 30, 1988, and now abandoned, the benefit of which filing date is hereby claimed for the common subject matter contained therein.
US Referenced Citations (7)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
277352 |
Nov 1988 |
|