Claims
- 1. A microprocessor unit comprising:
- a data bus;
- an address bus;
- a plurality of registers coupled between said data bus and said address bus for storing digital information to effect operation of said microprocessor unit;
- an arithmetic logic circuit coupled between said address bus and said data bus for performing computations on digital information to effect operation of said microprocessor unit;
- control means coupled to said arithmetic logic unit and said registers for controlling transfers of data at said arithmetic logic unit and at said registers;
- said address bus including first and second sections each containing a plurality of bus conductors;
- a plurality of field effect transistors, each having a first electrode, a second electrode, and a gate electrode;
- each of said field effect transistors having its first electrode coupled to a respective one of said bus conductors of said first section and having its second electrode coupled to a corresponding one of said bus conductors of said second section;
- said control means being coupled to the gate electrodes of each of said field effect transistors for electrically coupling said bus conductors of said first section to said bus conductors of said second section under control of said control means.
- 2. In a microprocessor unit including a first register for storing digital information, a second register for storing digital information, and control means coupled to said first and second registers for controlling data transfers in said microprocessor unit, bus control and coupling circuitry comprising:
- a first group of bus conductors each coupled to said first register;
- a second group of bus conductors each coupled to said second register;
- a plurality of field-effect transistors each having a first electrode, a second electrode and a gate electrode;
- each of said field-effect transistors having its first electrode coupled to a responsive one of said bus conductors of said first group and having its second electrode coupled to a respective one of said bus conductors of said second group;
- each of said field-effect transistors having its gate electrode coupled to said control means in order to effect electrical coupling between said bus conductors coupled to said respective first and second electrodes.
- 3. The bus control and coupling circuitry as recited in claim 2 further including preconditioning means coupled to each of said bus conductors of said second group and to said control means for presetting each of said bus conductors of said second group to a predetermined level under control of said control means.
- 4. The bus control and coupling circuitry as recited in claim 2 wherein preconditioning circuit means includes a voltage conductor and a second plurality of field-effect transistors each having a first electrode, a second electrode, and a control electrode, each of said second plurality of field-effect transistors having its first electrode coupled to said voltage conductor, its gate electrode coupled to said control means, and its second electrode coupled to a respective one of said bus conductors of said second group.
Parent Case Info
This is a division of application Ser. No. 519,150, filed Oct. 30, 1974.
US Referenced Citations (4)
Divisions (1)
|
Number |
Date |
Country |
Parent |
519150 |
Oct 1974 |
|