Claims
- 1. A fault tolerant computer comprising:
- a plurality of processor modules; and
- a system bus connecting said processor modules;
- wherein each processor module includes a write-back cache memory, and a cache controller for controlling said cache memory, said cache controller including a stack for storing entry addresses in a series of locations having contiguous physical addresses, an entry address stored therein pointing to the updated cache block in cache memory, and control means for registering the entry address of the updated cache block in said stack and for performing a cache flush transfer using the registered entry address to locate the updated cache block.
- 2. A fault tolerant computer according to claim 1, further including a main memory connected to said system bus;
- wherein each processor module further includes an interface circuit connected to said system bus, said cache controller further including a comparator connected between the tag memory and the control means and a bus monitor connected between the system bus and the control means, wherein said stack is held in a FIFO memory.
- 3. A fault tolerant computer according to claim 1 wherein said stack is held in a FIFO memory.
- 4. A fault tolerant computer comprising:
- a plurality of processor modules; and
- a plurality of memory modules;
- wherein each processor module includes a processor, a write-back type cache memory, a stack for storing entry addresses in a series of locations having contiguous physical addresses, an entry address stored therein pointing to the updated cache block in cache memory, and control means for registering the entry address of the updated cache block and for transferring to said memory modules the updated cache block corresponding to the registered entry address at the time of a cache flush.
Priority Claims (2)
Number |
Date |
Country |
Kind |
2-299487 |
Nov 1990 |
JPX |
|
3-276804 |
Sep 1991 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/787,246, filed Nov. 4, 1991, now abandoned.
US Referenced Citations (11)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0299511 |
Jan 1988 |
EPX |
2210480 |
Jan 1989 |
GBX |
8402409 |
Jun 1984 |
WOX |
Non-Patent Literature Citations (2)
Entry |
IEEE Computer pp. 37-45 Feb. 1988 "Sequoia: A Fault Tolerant Tightly Coupled Multiprocessor for Transaction Processing". |
Logic Design and Computer Organization by Lewin Addison Wesley .COPYRGT.1983 pp. 168-169. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
787246 |
Nov 1991 |
|